commit | ea1ea54e35e64386cc9eefbf0d96091430a7482a | [log] [tgz] |
---|---|---|
author | Ira W. Snyder <iws@ovro.caltech.edu> | Wed Sep 12 14:17:32 2012 -0700 |
committer | Kim Phillips <kim.phillips@freescale.com> | Tue Sep 18 16:16:44 2012 -0500 |
tree | fdbede6b7a329162626a6822c53f9abc8657b92b | |
parent | f138ca1373d7ec9fca33ae21f1b5ff3898fd493f [diff] |
mpc8308rdb: add support for Spansion SPI flash on header J8 The SPI pins are routed to header J8 for testing SPI functionality. A Spansion flash has been wired up and tested on this header. This patch breaks support for the second TSEC interface, since the GPIO pin used as a chip select is pinmuxed with some of the TSEC pins. Signed-off-by: Ira W. Snyder <iws@ovro.caltech.edu> Signed-off-by: Kim Phillips <kim.phillips@freescale.com>