blob: e8e962f7b5cbcdca13a782a09f9612e7f0de4d0c [file] [log] [blame]
Kyle Swenson8d8f6542021-03-15 11:02:55 -06001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
35#include <linux/interval_tree.h>
36#include <linux/hashtable.h>
37#include <linux/fence.h>
38
39#include <ttm/ttm_bo_api.h>
40#include <ttm/ttm_bo_driver.h>
41#include <ttm/ttm_placement.h>
42#include <ttm/ttm_module.h>
43#include <ttm/ttm_execbuf_util.h>
44
45#include <drm/drmP.h>
46#include <drm/drm_gem.h>
47#include <drm/amdgpu_drm.h>
48
49#include "amd_shared.h"
50#include "amdgpu_mode.h"
51#include "amdgpu_ih.h"
52#include "amdgpu_irq.h"
53#include "amdgpu_ucode.h"
54#include "amdgpu_gds.h"
55
56#include "gpu_scheduler.h"
57
58/*
59 * Modules parameters.
60 */
61extern int amdgpu_modeset;
62extern int amdgpu_vram_limit;
63extern int amdgpu_gart_size;
64extern int amdgpu_benchmarking;
65extern int amdgpu_testing;
66extern int amdgpu_audio;
67extern int amdgpu_disp_priority;
68extern int amdgpu_hw_i2c;
69extern int amdgpu_pcie_gen2;
70extern int amdgpu_msi;
71extern int amdgpu_lockup_timeout;
72extern int amdgpu_dpm;
73extern int amdgpu_smc_load_fw;
74extern int amdgpu_aspm;
75extern int amdgpu_runtime_pm;
76extern int amdgpu_hard_reset;
77extern unsigned amdgpu_ip_block_mask;
78extern int amdgpu_bapm;
79extern int amdgpu_deep_color;
80extern int amdgpu_vm_size;
81extern int amdgpu_vm_block_size;
82extern int amdgpu_vm_fault_stop;
83extern int amdgpu_vm_debug;
84extern int amdgpu_enable_scheduler;
85extern int amdgpu_sched_jobs;
86extern int amdgpu_sched_hw_submission;
87extern int amdgpu_enable_semaphores;
88
89#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
90#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
91#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
92/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
93#define AMDGPU_IB_POOL_SIZE 16
94#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
95#define AMDGPUFB_CONN_LIMIT 4
96#define AMDGPU_BIOS_NUM_SCRATCH 8
97
98/* max number of rings */
99#define AMDGPU_MAX_RINGS 16
100#define AMDGPU_MAX_GFX_RINGS 1
101#define AMDGPU_MAX_COMPUTE_RINGS 8
102#define AMDGPU_MAX_VCE_RINGS 2
103
104/* max number of IP instances */
105#define AMDGPU_MAX_SDMA_INSTANCES 2
106
107/* number of hw syncs before falling back on blocking */
108#define AMDGPU_NUM_SYNCS 4
109
110/* hardcode that limit for now */
111#define AMDGPU_VA_RESERVED_SIZE (8 << 20)
112
113/* hard reset data */
114#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
115
116/* reset flags */
117#define AMDGPU_RESET_GFX (1 << 0)
118#define AMDGPU_RESET_COMPUTE (1 << 1)
119#define AMDGPU_RESET_DMA (1 << 2)
120#define AMDGPU_RESET_CP (1 << 3)
121#define AMDGPU_RESET_GRBM (1 << 4)
122#define AMDGPU_RESET_DMA1 (1 << 5)
123#define AMDGPU_RESET_RLC (1 << 6)
124#define AMDGPU_RESET_SEM (1 << 7)
125#define AMDGPU_RESET_IH (1 << 8)
126#define AMDGPU_RESET_VMC (1 << 9)
127#define AMDGPU_RESET_MC (1 << 10)
128#define AMDGPU_RESET_DISPLAY (1 << 11)
129#define AMDGPU_RESET_UVD (1 << 12)
130#define AMDGPU_RESET_VCE (1 << 13)
131#define AMDGPU_RESET_VCE1 (1 << 14)
132
133/* CG block flags */
134#define AMDGPU_CG_BLOCK_GFX (1 << 0)
135#define AMDGPU_CG_BLOCK_MC (1 << 1)
136#define AMDGPU_CG_BLOCK_SDMA (1 << 2)
137#define AMDGPU_CG_BLOCK_UVD (1 << 3)
138#define AMDGPU_CG_BLOCK_VCE (1 << 4)
139#define AMDGPU_CG_BLOCK_HDP (1 << 5)
140#define AMDGPU_CG_BLOCK_BIF (1 << 6)
141
142/* CG flags */
143#define AMDGPU_CG_SUPPORT_GFX_MGCG (1 << 0)
144#define AMDGPU_CG_SUPPORT_GFX_MGLS (1 << 1)
145#define AMDGPU_CG_SUPPORT_GFX_CGCG (1 << 2)
146#define AMDGPU_CG_SUPPORT_GFX_CGLS (1 << 3)
147#define AMDGPU_CG_SUPPORT_GFX_CGTS (1 << 4)
148#define AMDGPU_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
149#define AMDGPU_CG_SUPPORT_GFX_CP_LS (1 << 6)
150#define AMDGPU_CG_SUPPORT_GFX_RLC_LS (1 << 7)
151#define AMDGPU_CG_SUPPORT_MC_LS (1 << 8)
152#define AMDGPU_CG_SUPPORT_MC_MGCG (1 << 9)
153#define AMDGPU_CG_SUPPORT_SDMA_LS (1 << 10)
154#define AMDGPU_CG_SUPPORT_SDMA_MGCG (1 << 11)
155#define AMDGPU_CG_SUPPORT_BIF_LS (1 << 12)
156#define AMDGPU_CG_SUPPORT_UVD_MGCG (1 << 13)
157#define AMDGPU_CG_SUPPORT_VCE_MGCG (1 << 14)
158#define AMDGPU_CG_SUPPORT_HDP_LS (1 << 15)
159#define AMDGPU_CG_SUPPORT_HDP_MGCG (1 << 16)
160
161/* PG flags */
162#define AMDGPU_PG_SUPPORT_GFX_PG (1 << 0)
163#define AMDGPU_PG_SUPPORT_GFX_SMG (1 << 1)
164#define AMDGPU_PG_SUPPORT_GFX_DMG (1 << 2)
165#define AMDGPU_PG_SUPPORT_UVD (1 << 3)
166#define AMDGPU_PG_SUPPORT_VCE (1 << 4)
167#define AMDGPU_PG_SUPPORT_CP (1 << 5)
168#define AMDGPU_PG_SUPPORT_GDS (1 << 6)
169#define AMDGPU_PG_SUPPORT_RLC_SMU_HS (1 << 7)
170#define AMDGPU_PG_SUPPORT_SDMA (1 << 8)
171#define AMDGPU_PG_SUPPORT_ACP (1 << 9)
172#define AMDGPU_PG_SUPPORT_SAMU (1 << 10)
173
174/* GFX current status */
175#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
176#define AMDGPU_GFX_SAFE_MODE 0x00000001L
177#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
178#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
179#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
180
181/* max cursor sizes (in pixels) */
182#define CIK_CURSOR_WIDTH 128
183#define CIK_CURSOR_HEIGHT 128
184
185struct amdgpu_device;
186struct amdgpu_fence;
187struct amdgpu_ib;
188struct amdgpu_vm;
189struct amdgpu_ring;
190struct amdgpu_semaphore;
191struct amdgpu_cs_parser;
192struct amdgpu_job;
193struct amdgpu_irq_src;
194struct amdgpu_fpriv;
195
196enum amdgpu_cp_irq {
197 AMDGPU_CP_IRQ_GFX_EOP = 0,
198 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
203 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
204 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
205 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
206
207 AMDGPU_CP_IRQ_LAST
208};
209
210enum amdgpu_sdma_irq {
211 AMDGPU_SDMA_IRQ_TRAP0 = 0,
212 AMDGPU_SDMA_IRQ_TRAP1,
213
214 AMDGPU_SDMA_IRQ_LAST
215};
216
217enum amdgpu_thermal_irq {
218 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
219 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
220
221 AMDGPU_THERMAL_IRQ_LAST
222};
223
224int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
225 enum amd_ip_block_type block_type,
226 enum amd_clockgating_state state);
227int amdgpu_set_powergating_state(struct amdgpu_device *adev,
228 enum amd_ip_block_type block_type,
229 enum amd_powergating_state state);
230
231struct amdgpu_ip_block_version {
232 enum amd_ip_block_type type;
233 u32 major;
234 u32 minor;
235 u32 rev;
236 const struct amd_ip_funcs *funcs;
237};
238
239int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
240 enum amd_ip_block_type type,
241 u32 major, u32 minor);
242
243const struct amdgpu_ip_block_version * amdgpu_get_ip_block(
244 struct amdgpu_device *adev,
245 enum amd_ip_block_type type);
246
247/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
248struct amdgpu_buffer_funcs {
249 /* maximum bytes in a single operation */
250 uint32_t copy_max_bytes;
251
252 /* number of dw to reserve per operation */
253 unsigned copy_num_dw;
254
255 /* used for buffer migration */
256 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
257 /* src addr in bytes */
258 uint64_t src_offset,
259 /* dst addr in bytes */
260 uint64_t dst_offset,
261 /* number of byte to transfer */
262 uint32_t byte_count);
263
264 /* maximum bytes in a single operation */
265 uint32_t fill_max_bytes;
266
267 /* number of dw to reserve per operation */
268 unsigned fill_num_dw;
269
270 /* used for buffer clearing */
271 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
272 /* value to write to memory */
273 uint32_t src_data,
274 /* dst addr in bytes */
275 uint64_t dst_offset,
276 /* number of byte to fill */
277 uint32_t byte_count);
278};
279
280/* provided by hw blocks that can write ptes, e.g., sdma */
281struct amdgpu_vm_pte_funcs {
282 /* copy pte entries from GART */
283 void (*copy_pte)(struct amdgpu_ib *ib,
284 uint64_t pe, uint64_t src,
285 unsigned count);
286 /* write pte one entry at a time with addr mapping */
287 void (*write_pte)(struct amdgpu_ib *ib,
288 uint64_t pe,
289 uint64_t addr, unsigned count,
290 uint32_t incr, uint32_t flags);
291 /* for linear pte/pde updates without addr mapping */
292 void (*set_pte_pde)(struct amdgpu_ib *ib,
293 uint64_t pe,
294 uint64_t addr, unsigned count,
295 uint32_t incr, uint32_t flags);
296 /* pad the indirect buffer to the necessary number of dw */
297 void (*pad_ib)(struct amdgpu_ib *ib);
298};
299
300/* provided by the gmc block */
301struct amdgpu_gart_funcs {
302 /* flush the vm tlb via mmio */
303 void (*flush_gpu_tlb)(struct amdgpu_device *adev,
304 uint32_t vmid);
305 /* write pte/pde updates using the cpu */
306 int (*set_pte_pde)(struct amdgpu_device *adev,
307 void *cpu_pt_addr, /* cpu addr of page table */
308 uint32_t gpu_page_idx, /* pte/pde to update */
309 uint64_t addr, /* addr to write into pte/pde */
310 uint32_t flags); /* access flags */
311};
312
313/* provided by the ih block */
314struct amdgpu_ih_funcs {
315 /* ring read/write ptr handling, called from interrupt context */
316 u32 (*get_wptr)(struct amdgpu_device *adev);
317 void (*decode_iv)(struct amdgpu_device *adev,
318 struct amdgpu_iv_entry *entry);
319 void (*set_rptr)(struct amdgpu_device *adev);
320};
321
322/* provided by hw blocks that expose a ring buffer for commands */
323struct amdgpu_ring_funcs {
324 /* ring read/write ptr handling */
325 u32 (*get_rptr)(struct amdgpu_ring *ring);
326 u32 (*get_wptr)(struct amdgpu_ring *ring);
327 void (*set_wptr)(struct amdgpu_ring *ring);
328 /* validating and patching of IBs */
329 int (*parse_cs)(struct amdgpu_cs_parser *p, uint32_t ib_idx);
330 /* command emit functions */
331 void (*emit_ib)(struct amdgpu_ring *ring,
332 struct amdgpu_ib *ib);
333 void (*emit_fence)(struct amdgpu_ring *ring, uint64_t addr,
334 uint64_t seq, unsigned flags);
335 bool (*emit_semaphore)(struct amdgpu_ring *ring,
336 struct amdgpu_semaphore *semaphore,
337 bool emit_wait);
338 void (*emit_vm_flush)(struct amdgpu_ring *ring, unsigned vm_id,
339 uint64_t pd_addr);
340 void (*emit_hdp_flush)(struct amdgpu_ring *ring);
341 void (*emit_gds_switch)(struct amdgpu_ring *ring, uint32_t vmid,
342 uint32_t gds_base, uint32_t gds_size,
343 uint32_t gws_base, uint32_t gws_size,
344 uint32_t oa_base, uint32_t oa_size);
345 /* testing functions */
346 int (*test_ring)(struct amdgpu_ring *ring);
347 int (*test_ib)(struct amdgpu_ring *ring);
348 /* insert NOP packets */
349 void (*insert_nop)(struct amdgpu_ring *ring, uint32_t count);
350};
351
352/*
353 * BIOS.
354 */
355bool amdgpu_get_bios(struct amdgpu_device *adev);
356bool amdgpu_read_bios(struct amdgpu_device *adev);
357
358/*
359 * Dummy page
360 */
361struct amdgpu_dummy_page {
362 struct page *page;
363 dma_addr_t addr;
364};
365int amdgpu_dummy_page_init(struct amdgpu_device *adev);
366void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
367
368
369/*
370 * Clocks
371 */
372
373#define AMDGPU_MAX_PPLL 3
374
375struct amdgpu_clock {
376 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
377 struct amdgpu_pll spll;
378 struct amdgpu_pll mpll;
379 /* 10 Khz units */
380 uint32_t default_mclk;
381 uint32_t default_sclk;
382 uint32_t default_dispclk;
383 uint32_t current_dispclk;
384 uint32_t dp_extclk;
385 uint32_t max_pixel_clock;
386};
387
388/*
389 * Fences.
390 */
391struct amdgpu_fence_driver {
392 uint64_t gpu_addr;
393 volatile uint32_t *cpu_addr;
394 /* sync_seq is protected by ring emission lock */
395 uint64_t sync_seq[AMDGPU_MAX_RINGS];
396 atomic64_t last_seq;
397 bool initialized;
398 struct amdgpu_irq_src *irq_src;
399 unsigned irq_type;
400 struct timer_list fallback_timer;
401 wait_queue_head_t fence_queue;
402};
403
404/* some special values for the owner field */
405#define AMDGPU_FENCE_OWNER_UNDEFINED ((void*)0ul)
406#define AMDGPU_FENCE_OWNER_VM ((void*)1ul)
407
408#define AMDGPU_FENCE_FLAG_64BIT (1 << 0)
409#define AMDGPU_FENCE_FLAG_INT (1 << 1)
410
411struct amdgpu_fence {
412 struct fence base;
413
414 /* RB, DMA, etc. */
415 struct amdgpu_ring *ring;
416 uint64_t seq;
417
418 /* filp or special value for fence creator */
419 void *owner;
420
421 wait_queue_t fence_wake;
422};
423
424struct amdgpu_user_fence {
425 /* write-back bo */
426 struct amdgpu_bo *bo;
427 /* write-back address offset to bo start */
428 uint32_t offset;
429};
430
431int amdgpu_fence_driver_init(struct amdgpu_device *adev);
432void amdgpu_fence_driver_fini(struct amdgpu_device *adev);
433void amdgpu_fence_driver_force_completion(struct amdgpu_device *adev);
434
435int amdgpu_fence_driver_init_ring(struct amdgpu_ring *ring);
436int amdgpu_fence_driver_start_ring(struct amdgpu_ring *ring,
437 struct amdgpu_irq_src *irq_src,
438 unsigned irq_type);
439void amdgpu_fence_driver_suspend(struct amdgpu_device *adev);
440void amdgpu_fence_driver_resume(struct amdgpu_device *adev);
441int amdgpu_fence_emit(struct amdgpu_ring *ring, void *owner,
442 struct amdgpu_fence **fence);
443void amdgpu_fence_process(struct amdgpu_ring *ring);
444int amdgpu_fence_wait_next(struct amdgpu_ring *ring);
445int amdgpu_fence_wait_empty(struct amdgpu_ring *ring);
446unsigned amdgpu_fence_count_emitted(struct amdgpu_ring *ring);
447
448bool amdgpu_fence_need_sync(struct amdgpu_fence *fence,
449 struct amdgpu_ring *ring);
450void amdgpu_fence_note_sync(struct amdgpu_fence *fence,
451 struct amdgpu_ring *ring);
452
453/*
454 * TTM.
455 */
456struct amdgpu_mman {
457 struct ttm_bo_global_ref bo_global_ref;
458 struct drm_global_reference mem_global_ref;
459 struct ttm_bo_device bdev;
460 bool mem_global_referenced;
461 bool initialized;
462
463#if defined(CONFIG_DEBUG_FS)
464 struct dentry *vram;
465 struct dentry *gtt;
466#endif
467
468 /* buffer handling */
469 const struct amdgpu_buffer_funcs *buffer_funcs;
470 struct amdgpu_ring *buffer_funcs_ring;
471};
472
473int amdgpu_copy_buffer(struct amdgpu_ring *ring,
474 uint64_t src_offset,
475 uint64_t dst_offset,
476 uint32_t byte_count,
477 struct reservation_object *resv,
478 struct fence **fence);
479int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma);
480
481struct amdgpu_bo_list_entry {
482 struct amdgpu_bo *robj;
483 struct ttm_validate_buffer tv;
484 struct amdgpu_bo_va *bo_va;
485 unsigned prefered_domains;
486 unsigned allowed_domains;
487 uint32_t priority;
488};
489
490struct amdgpu_bo_va_mapping {
491 struct list_head list;
492 struct interval_tree_node it;
493 uint64_t offset;
494 uint32_t flags;
495};
496
497/* bo virtual addresses in a specific vm */
498struct amdgpu_bo_va {
499 struct mutex mutex;
500 /* protected by bo being reserved */
501 struct list_head bo_list;
502 struct fence *last_pt_update;
503 unsigned ref_count;
504
505 /* protected by vm mutex and spinlock */
506 struct list_head vm_status;
507
508 /* mappings for this bo_va */
509 struct list_head invalids;
510 struct list_head valids;
511
512 /* constant after initialization */
513 struct amdgpu_vm *vm;
514 struct amdgpu_bo *bo;
515};
516
517#define AMDGPU_GEM_DOMAIN_MAX 0x3
518
519struct amdgpu_bo {
520 /* Protected by gem.mutex */
521 struct list_head list;
522 /* Protected by tbo.reserved */
523 u32 initial_domain;
524 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
525 struct ttm_placement placement;
526 struct ttm_buffer_object tbo;
527 struct ttm_bo_kmap_obj kmap;
528 u64 flags;
529 unsigned pin_count;
530 void *kptr;
531 u64 tiling_flags;
532 u64 metadata_flags;
533 void *metadata;
534 u32 metadata_size;
535 unsigned prime_shared_count;
536 /* list of all virtual address to which this bo
537 * is associated to
538 */
539 struct list_head va;
540 /* Constant after initialization */
541 struct amdgpu_device *adev;
542 struct drm_gem_object gem_base;
543 struct amdgpu_bo *parent;
544
545 struct ttm_bo_kmap_obj dma_buf_vmap;
546 pid_t pid;
547 struct amdgpu_mn *mn;
548 struct list_head mn_list;
549};
550#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
551
552void amdgpu_gem_object_free(struct drm_gem_object *obj);
553int amdgpu_gem_object_open(struct drm_gem_object *obj,
554 struct drm_file *file_priv);
555void amdgpu_gem_object_close(struct drm_gem_object *obj,
556 struct drm_file *file_priv);
557unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
558struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
559struct drm_gem_object *amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
560 struct dma_buf_attachment *attach,
561 struct sg_table *sg);
562struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
563 struct drm_gem_object *gobj,
564 int flags);
565int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
566void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
567struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
568void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
569void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
570int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
571
572/* sub-allocation manager, it has to be protected by another lock.
573 * By conception this is an helper for other part of the driver
574 * like the indirect buffer or semaphore, which both have their
575 * locking.
576 *
577 * Principe is simple, we keep a list of sub allocation in offset
578 * order (first entry has offset == 0, last entry has the highest
579 * offset).
580 *
581 * When allocating new object we first check if there is room at
582 * the end total_size - (last_object_offset + last_object_size) >=
583 * alloc_size. If so we allocate new object there.
584 *
585 * When there is not enough room at the end, we start waiting for
586 * each sub object until we reach object_offset+object_size >=
587 * alloc_size, this object then become the sub object we return.
588 *
589 * Alignment can't be bigger than page size.
590 *
591 * Hole are not considered for allocation to keep things simple.
592 * Assumption is that there won't be hole (all object on same
593 * alignment).
594 */
595struct amdgpu_sa_manager {
596 wait_queue_head_t wq;
597 struct amdgpu_bo *bo;
598 struct list_head *hole;
599 struct list_head flist[AMDGPU_MAX_RINGS];
600 struct list_head olist;
601 unsigned size;
602 uint64_t gpu_addr;
603 void *cpu_ptr;
604 uint32_t domain;
605 uint32_t align;
606};
607
608/* sub-allocation buffer */
609struct amdgpu_sa_bo {
610 struct list_head olist;
611 struct list_head flist;
612 struct amdgpu_sa_manager *manager;
613 unsigned soffset;
614 unsigned eoffset;
615 struct fence *fence;
616};
617
618/*
619 * GEM objects.
620 */
621struct amdgpu_gem {
622 struct mutex mutex;
623 struct list_head objects;
624};
625
626int amdgpu_gem_init(struct amdgpu_device *adev);
627void amdgpu_gem_fini(struct amdgpu_device *adev);
628int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
629 int alignment, u32 initial_domain,
630 u64 flags, bool kernel,
631 struct drm_gem_object **obj);
632
633int amdgpu_mode_dumb_create(struct drm_file *file_priv,
634 struct drm_device *dev,
635 struct drm_mode_create_dumb *args);
636int amdgpu_mode_dumb_mmap(struct drm_file *filp,
637 struct drm_device *dev,
638 uint32_t handle, uint64_t *offset_p);
639
640/*
641 * Semaphores.
642 */
643struct amdgpu_semaphore {
644 struct amdgpu_sa_bo *sa_bo;
645 signed waiters;
646 uint64_t gpu_addr;
647};
648
649int amdgpu_semaphore_create(struct amdgpu_device *adev,
650 struct amdgpu_semaphore **semaphore);
651bool amdgpu_semaphore_emit_signal(struct amdgpu_ring *ring,
652 struct amdgpu_semaphore *semaphore);
653bool amdgpu_semaphore_emit_wait(struct amdgpu_ring *ring,
654 struct amdgpu_semaphore *semaphore);
655void amdgpu_semaphore_free(struct amdgpu_device *adev,
656 struct amdgpu_semaphore **semaphore,
657 struct fence *fence);
658
659/*
660 * Synchronization
661 */
662struct amdgpu_sync {
663 struct amdgpu_semaphore *semaphores[AMDGPU_NUM_SYNCS];
664 struct fence *sync_to[AMDGPU_MAX_RINGS];
665 DECLARE_HASHTABLE(fences, 4);
666 struct fence *last_vm_update;
667};
668
669void amdgpu_sync_create(struct amdgpu_sync *sync);
670int amdgpu_sync_fence(struct amdgpu_device *adev, struct amdgpu_sync *sync,
671 struct fence *f);
672int amdgpu_sync_resv(struct amdgpu_device *adev,
673 struct amdgpu_sync *sync,
674 struct reservation_object *resv,
675 void *owner);
676int amdgpu_sync_rings(struct amdgpu_sync *sync,
677 struct amdgpu_ring *ring);
678struct fence *amdgpu_sync_get_fence(struct amdgpu_sync *sync);
679int amdgpu_sync_wait(struct amdgpu_sync *sync);
680void amdgpu_sync_free(struct amdgpu_device *adev, struct amdgpu_sync *sync,
681 struct fence *fence);
682
683/*
684 * GART structures, functions & helpers
685 */
686struct amdgpu_mc;
687
688#define AMDGPU_GPU_PAGE_SIZE 4096
689#define AMDGPU_GPU_PAGE_MASK (AMDGPU_GPU_PAGE_SIZE - 1)
690#define AMDGPU_GPU_PAGE_SHIFT 12
691#define AMDGPU_GPU_PAGE_ALIGN(a) (((a) + AMDGPU_GPU_PAGE_MASK) & ~AMDGPU_GPU_PAGE_MASK)
692
693struct amdgpu_gart {
694 dma_addr_t table_addr;
695 struct amdgpu_bo *robj;
696 void *ptr;
697 unsigned num_gpu_pages;
698 unsigned num_cpu_pages;
699 unsigned table_size;
700 struct page **pages;
701 dma_addr_t *pages_addr;
702 bool ready;
703 const struct amdgpu_gart_funcs *gart_funcs;
704};
705
706int amdgpu_gart_table_ram_alloc(struct amdgpu_device *adev);
707void amdgpu_gart_table_ram_free(struct amdgpu_device *adev);
708int amdgpu_gart_table_vram_alloc(struct amdgpu_device *adev);
709void amdgpu_gart_table_vram_free(struct amdgpu_device *adev);
710int amdgpu_gart_table_vram_pin(struct amdgpu_device *adev);
711void amdgpu_gart_table_vram_unpin(struct amdgpu_device *adev);
712int amdgpu_gart_init(struct amdgpu_device *adev);
713void amdgpu_gart_fini(struct amdgpu_device *adev);
714void amdgpu_gart_unbind(struct amdgpu_device *adev, uint64_t offset,
715 int pages);
716int amdgpu_gart_bind(struct amdgpu_device *adev, uint64_t offset,
717 int pages, struct page **pagelist,
718 dma_addr_t *dma_addr, uint32_t flags);
719
720/*
721 * GPU MC structures, functions & helpers
722 */
723struct amdgpu_mc {
724 resource_size_t aper_size;
725 resource_size_t aper_base;
726 resource_size_t agp_base;
727 /* for some chips with <= 32MB we need to lie
728 * about vram size near mc fb location */
729 u64 mc_vram_size;
730 u64 visible_vram_size;
731 u64 gtt_size;
732 u64 gtt_start;
733 u64 gtt_end;
734 u64 vram_start;
735 u64 vram_end;
736 unsigned vram_width;
737 u64 real_vram_size;
738 int vram_mtrr;
739 u64 gtt_base_align;
740 u64 mc_mask;
741 const struct firmware *fw; /* MC firmware */
742 uint32_t fw_version;
743 struct amdgpu_irq_src vm_fault;
744 uint32_t vram_type;
745};
746
747/*
748 * GPU doorbell structures, functions & helpers
749 */
750typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
751{
752 AMDGPU_DOORBELL_KIQ = 0x000,
753 AMDGPU_DOORBELL_HIQ = 0x001,
754 AMDGPU_DOORBELL_DIQ = 0x002,
755 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
756 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
757 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
758 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
759 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
760 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
761 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
762 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
763 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
764 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
765 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
766 AMDGPU_DOORBELL_IH = 0x1E8,
767 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
768 AMDGPU_DOORBELL_INVALID = 0xFFFF
769} AMDGPU_DOORBELL_ASSIGNMENT;
770
771struct amdgpu_doorbell {
772 /* doorbell mmio */
773 resource_size_t base;
774 resource_size_t size;
775 u32 __iomem *ptr;
776 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
777};
778
779void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
780 phys_addr_t *aperture_base,
781 size_t *aperture_size,
782 size_t *start_offset);
783
784/*
785 * IRQS.
786 */
787
788struct amdgpu_flip_work {
789 struct work_struct flip_work;
790 struct work_struct unpin_work;
791 struct amdgpu_device *adev;
792 int crtc_id;
793 uint64_t base;
794 struct drm_pending_vblank_event *event;
795 struct amdgpu_bo *old_rbo;
796 struct fence *excl;
797 unsigned shared_count;
798 struct fence **shared;
799};
800
801
802/*
803 * CP & rings.
804 */
805
806struct amdgpu_ib {
807 struct amdgpu_sa_bo *sa_bo;
808 uint32_t length_dw;
809 uint64_t gpu_addr;
810 uint32_t *ptr;
811 struct amdgpu_ring *ring;
812 struct amdgpu_fence *fence;
813 struct amdgpu_user_fence *user;
814 struct amdgpu_vm *vm;
815 struct amdgpu_ctx *ctx;
816 struct amdgpu_sync sync;
817 uint32_t gds_base, gds_size;
818 uint32_t gws_base, gws_size;
819 uint32_t oa_base, oa_size;
820 uint32_t flags;
821 /* resulting sequence number */
822 uint64_t sequence;
823};
824
825enum amdgpu_ring_type {
826 AMDGPU_RING_TYPE_GFX,
827 AMDGPU_RING_TYPE_COMPUTE,
828 AMDGPU_RING_TYPE_SDMA,
829 AMDGPU_RING_TYPE_UVD,
830 AMDGPU_RING_TYPE_VCE
831};
832
833extern struct amd_sched_backend_ops amdgpu_sched_ops;
834
835int amdgpu_sched_ib_submit_kernel_helper(struct amdgpu_device *adev,
836 struct amdgpu_ring *ring,
837 struct amdgpu_ib *ibs,
838 unsigned num_ibs,
839 int (*free_job)(struct amdgpu_job *),
840 void *owner,
841 struct fence **fence);
842
843struct amdgpu_ring {
844 struct amdgpu_device *adev;
845 const struct amdgpu_ring_funcs *funcs;
846 struct amdgpu_fence_driver fence_drv;
847 struct amd_gpu_scheduler sched;
848
849 spinlock_t fence_lock;
850 struct mutex *ring_lock;
851 struct amdgpu_bo *ring_obj;
852 volatile uint32_t *ring;
853 unsigned rptr_offs;
854 u64 next_rptr_gpu_addr;
855 volatile u32 *next_rptr_cpu_addr;
856 unsigned wptr;
857 unsigned wptr_old;
858 unsigned ring_size;
859 unsigned ring_free_dw;
860 int count_dw;
861 uint64_t gpu_addr;
862 uint32_t align_mask;
863 uint32_t ptr_mask;
864 bool ready;
865 u32 nop;
866 u32 idx;
867 u64 last_semaphore_signal_addr;
868 u64 last_semaphore_wait_addr;
869 u32 me;
870 u32 pipe;
871 u32 queue;
872 struct amdgpu_bo *mqd_obj;
873 u32 doorbell_index;
874 bool use_doorbell;
875 unsigned wptr_offs;
876 unsigned next_rptr_offs;
877 unsigned fence_offs;
878 struct amdgpu_ctx *current_ctx;
879 enum amdgpu_ring_type type;
880 char name[16];
881 bool is_pte_ring;
882};
883
884/*
885 * VM
886 */
887
888/* maximum number of VMIDs */
889#define AMDGPU_NUM_VM 16
890
891/* number of entries in page table */
892#define AMDGPU_VM_PTE_COUNT (1 << amdgpu_vm_block_size)
893
894/* PTBs (Page Table Blocks) need to be aligned to 32K */
895#define AMDGPU_VM_PTB_ALIGN_SIZE 32768
896#define AMDGPU_VM_PTB_ALIGN_MASK (AMDGPU_VM_PTB_ALIGN_SIZE - 1)
897#define AMDGPU_VM_PTB_ALIGN(a) (((a) + AMDGPU_VM_PTB_ALIGN_MASK) & ~AMDGPU_VM_PTB_ALIGN_MASK)
898
899#define AMDGPU_PTE_VALID (1 << 0)
900#define AMDGPU_PTE_SYSTEM (1 << 1)
901#define AMDGPU_PTE_SNOOPED (1 << 2)
902
903/* VI only */
904#define AMDGPU_PTE_EXECUTABLE (1 << 4)
905
906#define AMDGPU_PTE_READABLE (1 << 5)
907#define AMDGPU_PTE_WRITEABLE (1 << 6)
908
909/* PTE (Page Table Entry) fragment field for different page sizes */
910#define AMDGPU_PTE_FRAG_4KB (0 << 7)
911#define AMDGPU_PTE_FRAG_64KB (4 << 7)
912#define AMDGPU_LOG2_PAGES_PER_FRAG 4
913
914/* How to programm VM fault handling */
915#define AMDGPU_VM_FAULT_STOP_NEVER 0
916#define AMDGPU_VM_FAULT_STOP_FIRST 1
917#define AMDGPU_VM_FAULT_STOP_ALWAYS 2
918
919struct amdgpu_vm_pt {
920 struct amdgpu_bo *bo;
921 uint64_t addr;
922};
923
924struct amdgpu_vm_id {
925 unsigned id;
926 uint64_t pd_gpu_addr;
927 /* last flushed PD/PT update */
928 struct fence *flushed_updates;
929};
930
931struct amdgpu_vm {
932 struct rb_root va;
933
934 /* protecting invalidated */
935 spinlock_t status_lock;
936
937 /* BOs moved, but not yet updated in the PT */
938 struct list_head invalidated;
939
940 /* BOs cleared in the PT because of a move */
941 struct list_head cleared;
942
943 /* BO mappings freed, but not yet updated in the PT */
944 struct list_head freed;
945
946 /* contains the page directory */
947 struct amdgpu_bo *page_directory;
948 unsigned max_pde_used;
949 struct fence *page_directory_fence;
950
951 /* array of page tables, one for each page directory entry */
952 struct amdgpu_vm_pt *page_tables;
953
954 /* for id and flush management per ring */
955 struct amdgpu_vm_id ids[AMDGPU_MAX_RINGS];
956 /* for interval tree */
957 spinlock_t it_lock;
958 /* protecting freed */
959 spinlock_t freed_lock;
960};
961
962struct amdgpu_vm_manager {
963 struct {
964 struct fence *active;
965 atomic_long_t owner;
966 } ids[AMDGPU_NUM_VM];
967
968 uint32_t max_pfn;
969 /* number of VMIDs */
970 unsigned nvm;
971 /* vram base address for page table entry */
972 u64 vram_base_offset;
973 /* is vm enabled? */
974 bool enabled;
975 /* vm pte handling */
976 const struct amdgpu_vm_pte_funcs *vm_pte_funcs;
977 struct amdgpu_ring *vm_pte_funcs_ring;
978};
979
980void amdgpu_vm_manager_fini(struct amdgpu_device *adev);
981int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm);
982void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm);
983struct amdgpu_bo_list_entry *amdgpu_vm_get_bos(struct amdgpu_device *adev,
984 struct amdgpu_vm *vm,
985 struct list_head *head);
986int amdgpu_vm_grab_id(struct amdgpu_vm *vm, struct amdgpu_ring *ring,
987 struct amdgpu_sync *sync);
988void amdgpu_vm_flush(struct amdgpu_ring *ring,
989 struct amdgpu_vm *vm,
990 struct fence *updates);
991void amdgpu_vm_fence(struct amdgpu_device *adev,
992 struct amdgpu_vm *vm,
993 struct fence *fence);
994uint64_t amdgpu_vm_map_gart(struct amdgpu_device *adev, uint64_t addr);
995int amdgpu_vm_update_page_directory(struct amdgpu_device *adev,
996 struct amdgpu_vm *vm);
997int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
998 struct amdgpu_vm *vm);
999int amdgpu_vm_clear_invalids(struct amdgpu_device *adev, struct amdgpu_vm *vm,
1000 struct amdgpu_sync *sync);
1001int amdgpu_vm_bo_update(struct amdgpu_device *adev,
1002 struct amdgpu_bo_va *bo_va,
1003 struct ttm_mem_reg *mem);
1004void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
1005 struct amdgpu_bo *bo);
1006struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1007 struct amdgpu_bo *bo);
1008struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
1009 struct amdgpu_vm *vm,
1010 struct amdgpu_bo *bo);
1011int amdgpu_vm_bo_map(struct amdgpu_device *adev,
1012 struct amdgpu_bo_va *bo_va,
1013 uint64_t addr, uint64_t offset,
1014 uint64_t size, uint32_t flags);
1015int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
1016 struct amdgpu_bo_va *bo_va,
1017 uint64_t addr);
1018void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
1019 struct amdgpu_bo_va *bo_va);
1020int amdgpu_vm_free_job(struct amdgpu_job *job);
1021
1022/*
1023 * context related structures
1024 */
1025
1026#define AMDGPU_CTX_MAX_CS_PENDING 16
1027
1028struct amdgpu_ctx_ring {
1029 uint64_t sequence;
1030 struct fence *fences[AMDGPU_CTX_MAX_CS_PENDING];
1031 struct amd_sched_entity entity;
1032};
1033
1034struct amdgpu_ctx {
1035 struct kref refcount;
1036 struct amdgpu_device *adev;
1037 unsigned reset_counter;
1038 spinlock_t ring_lock;
1039 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
1040};
1041
1042struct amdgpu_ctx_mgr {
1043 struct amdgpu_device *adev;
1044 struct mutex lock;
1045 /* protected by lock */
1046 struct idr ctx_handles;
1047};
1048
1049int amdgpu_ctx_init(struct amdgpu_device *adev, bool kernel,
1050 struct amdgpu_ctx *ctx);
1051void amdgpu_ctx_fini(struct amdgpu_ctx *ctx);
1052
1053struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
1054int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
1055
1056uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
1057 struct fence *fence);
1058struct fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
1059 struct amdgpu_ring *ring, uint64_t seq);
1060
1061int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
1062 struct drm_file *filp);
1063
1064void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
1065void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
1066
1067/*
1068 * file private structure
1069 */
1070
1071struct amdgpu_fpriv {
1072 struct amdgpu_vm vm;
1073 struct mutex bo_list_lock;
1074 struct idr bo_list_handles;
1075 struct amdgpu_ctx_mgr ctx_mgr;
1076};
1077
1078/*
1079 * residency list
1080 */
1081
1082struct amdgpu_bo_list {
1083 struct mutex lock;
1084 struct amdgpu_bo *gds_obj;
1085 struct amdgpu_bo *gws_obj;
1086 struct amdgpu_bo *oa_obj;
1087 bool has_userptr;
1088 unsigned num_entries;
1089 struct amdgpu_bo_list_entry *array;
1090};
1091
1092struct amdgpu_bo_list *
1093amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
1094void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
1095void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
1096
1097/*
1098 * GFX stuff
1099 */
1100#include "clearstate_defs.h"
1101
1102struct amdgpu_rlc {
1103 /* for power gating */
1104 struct amdgpu_bo *save_restore_obj;
1105 uint64_t save_restore_gpu_addr;
1106 volatile uint32_t *sr_ptr;
1107 const u32 *reg_list;
1108 u32 reg_list_size;
1109 /* for clear state */
1110 struct amdgpu_bo *clear_state_obj;
1111 uint64_t clear_state_gpu_addr;
1112 volatile uint32_t *cs_ptr;
1113 const struct cs_section_def *cs_data;
1114 u32 clear_state_size;
1115 /* for cp tables */
1116 struct amdgpu_bo *cp_table_obj;
1117 uint64_t cp_table_gpu_addr;
1118 volatile uint32_t *cp_table_ptr;
1119 u32 cp_table_size;
1120};
1121
1122struct amdgpu_mec {
1123 struct amdgpu_bo *hpd_eop_obj;
1124 u64 hpd_eop_gpu_addr;
1125 u32 num_pipe;
1126 u32 num_mec;
1127 u32 num_queue;
1128};
1129
1130/*
1131 * GPU scratch registers structures, functions & helpers
1132 */
1133struct amdgpu_scratch {
1134 unsigned num_reg;
1135 uint32_t reg_base;
1136 bool free[32];
1137 uint32_t reg[32];
1138};
1139
1140/*
1141 * GFX configurations
1142 */
1143struct amdgpu_gca_config {
1144 unsigned max_shader_engines;
1145 unsigned max_tile_pipes;
1146 unsigned max_cu_per_sh;
1147 unsigned max_sh_per_se;
1148 unsigned max_backends_per_se;
1149 unsigned max_texture_channel_caches;
1150 unsigned max_gprs;
1151 unsigned max_gs_threads;
1152 unsigned max_hw_contexts;
1153 unsigned sc_prim_fifo_size_frontend;
1154 unsigned sc_prim_fifo_size_backend;
1155 unsigned sc_hiz_tile_fifo_size;
1156 unsigned sc_earlyz_tile_fifo_size;
1157
1158 unsigned num_tile_pipes;
1159 unsigned backend_enable_mask;
1160 unsigned mem_max_burst_length_bytes;
1161 unsigned mem_row_size_in_kb;
1162 unsigned shader_engine_tile_size;
1163 unsigned num_gpus;
1164 unsigned multi_gpu_tile_size;
1165 unsigned mc_arb_ramcfg;
1166 unsigned gb_addr_config;
1167
1168 uint32_t tile_mode_array[32];
1169 uint32_t macrotile_mode_array[16];
1170};
1171
1172struct amdgpu_gfx {
1173 struct mutex gpu_clock_mutex;
1174 struct amdgpu_gca_config config;
1175 struct amdgpu_rlc rlc;
1176 struct amdgpu_mec mec;
1177 struct amdgpu_scratch scratch;
1178 const struct firmware *me_fw; /* ME firmware */
1179 uint32_t me_fw_version;
1180 const struct firmware *pfp_fw; /* PFP firmware */
1181 uint32_t pfp_fw_version;
1182 const struct firmware *ce_fw; /* CE firmware */
1183 uint32_t ce_fw_version;
1184 const struct firmware *rlc_fw; /* RLC firmware */
1185 uint32_t rlc_fw_version;
1186 const struct firmware *mec_fw; /* MEC firmware */
1187 uint32_t mec_fw_version;
1188 const struct firmware *mec2_fw; /* MEC2 firmware */
1189 uint32_t mec2_fw_version;
1190 uint32_t me_feature_version;
1191 uint32_t ce_feature_version;
1192 uint32_t pfp_feature_version;
1193 uint32_t rlc_feature_version;
1194 uint32_t mec_feature_version;
1195 uint32_t mec2_feature_version;
1196 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
1197 unsigned num_gfx_rings;
1198 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
1199 unsigned num_compute_rings;
1200 struct amdgpu_irq_src eop_irq;
1201 struct amdgpu_irq_src priv_reg_irq;
1202 struct amdgpu_irq_src priv_inst_irq;
1203 /* gfx status */
1204 uint32_t gfx_current_status;
1205 /* ce ram size*/
1206 unsigned ce_ram_size;
1207};
1208
1209int amdgpu_ib_get(struct amdgpu_ring *ring, struct amdgpu_vm *vm,
1210 unsigned size, struct amdgpu_ib *ib);
1211void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib);
1212int amdgpu_ib_schedule(struct amdgpu_device *adev, unsigned num_ibs,
1213 struct amdgpu_ib *ib, void *owner);
1214int amdgpu_ib_pool_init(struct amdgpu_device *adev);
1215void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
1216int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
1217/* Ring access between begin & end cannot sleep */
1218void amdgpu_ring_free_size(struct amdgpu_ring *ring);
1219int amdgpu_ring_alloc(struct amdgpu_ring *ring, unsigned ndw);
1220int amdgpu_ring_lock(struct amdgpu_ring *ring, unsigned ndw);
1221void amdgpu_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count);
1222void amdgpu_ring_commit(struct amdgpu_ring *ring);
1223void amdgpu_ring_unlock_commit(struct amdgpu_ring *ring);
1224void amdgpu_ring_undo(struct amdgpu_ring *ring);
1225void amdgpu_ring_unlock_undo(struct amdgpu_ring *ring);
1226unsigned amdgpu_ring_backup(struct amdgpu_ring *ring,
1227 uint32_t **data);
1228int amdgpu_ring_restore(struct amdgpu_ring *ring,
1229 unsigned size, uint32_t *data);
1230int amdgpu_ring_init(struct amdgpu_device *adev, struct amdgpu_ring *ring,
1231 unsigned ring_size, u32 nop, u32 align_mask,
1232 struct amdgpu_irq_src *irq_src, unsigned irq_type,
1233 enum amdgpu_ring_type ring_type);
1234void amdgpu_ring_fini(struct amdgpu_ring *ring);
1235struct amdgpu_ring *amdgpu_ring_from_fence(struct fence *f);
1236
1237/*
1238 * CS.
1239 */
1240struct amdgpu_cs_chunk {
1241 uint32_t chunk_id;
1242 uint32_t length_dw;
1243 uint32_t *kdata;
1244 void __user *user_ptr;
1245};
1246
1247struct amdgpu_cs_parser {
1248 struct amdgpu_device *adev;
1249 struct drm_file *filp;
1250 struct amdgpu_ctx *ctx;
1251 struct amdgpu_bo_list *bo_list;
1252 /* chunks */
1253 unsigned nchunks;
1254 struct amdgpu_cs_chunk *chunks;
1255 /* relocations */
1256 struct amdgpu_bo_list_entry *vm_bos;
1257 struct list_head validated;
1258 struct fence *fence;
1259
1260 struct amdgpu_ib *ibs;
1261 uint32_t num_ibs;
1262
1263 struct ww_acquire_ctx ticket;
1264
1265 /* user fence */
1266 struct amdgpu_user_fence uf;
1267 struct amdgpu_bo_list_entry uf_entry;
1268};
1269
1270struct amdgpu_job {
1271 struct amd_sched_job base;
1272 struct amdgpu_device *adev;
1273 struct amdgpu_ib *ibs;
1274 uint32_t num_ibs;
1275 void *owner;
1276 struct amdgpu_user_fence uf;
1277 int (*free_job)(struct amdgpu_job *job);
1278};
1279#define to_amdgpu_job(sched_job) \
1280 container_of((sched_job), struct amdgpu_job, base)
1281
1282static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p, uint32_t ib_idx, int idx)
1283{
1284 return p->ibs[ib_idx].ptr[idx];
1285}
1286
1287/*
1288 * Writeback
1289 */
1290#define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
1291
1292struct amdgpu_wb {
1293 struct amdgpu_bo *wb_obj;
1294 volatile uint32_t *wb;
1295 uint64_t gpu_addr;
1296 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1297 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1298};
1299
1300int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
1301void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
1302
1303/**
1304 * struct amdgpu_pm - power management datas
1305 * It keeps track of various data needed to take powermanagement decision.
1306 */
1307
1308enum amdgpu_pm_state_type {
1309 /* not used for dpm */
1310 POWER_STATE_TYPE_DEFAULT,
1311 POWER_STATE_TYPE_POWERSAVE,
1312 /* user selectable states */
1313 POWER_STATE_TYPE_BATTERY,
1314 POWER_STATE_TYPE_BALANCED,
1315 POWER_STATE_TYPE_PERFORMANCE,
1316 /* internal states */
1317 POWER_STATE_TYPE_INTERNAL_UVD,
1318 POWER_STATE_TYPE_INTERNAL_UVD_SD,
1319 POWER_STATE_TYPE_INTERNAL_UVD_HD,
1320 POWER_STATE_TYPE_INTERNAL_UVD_HD2,
1321 POWER_STATE_TYPE_INTERNAL_UVD_MVC,
1322 POWER_STATE_TYPE_INTERNAL_BOOT,
1323 POWER_STATE_TYPE_INTERNAL_THERMAL,
1324 POWER_STATE_TYPE_INTERNAL_ACPI,
1325 POWER_STATE_TYPE_INTERNAL_ULV,
1326 POWER_STATE_TYPE_INTERNAL_3DPERF,
1327};
1328
1329enum amdgpu_int_thermal_type {
1330 THERMAL_TYPE_NONE,
1331 THERMAL_TYPE_EXTERNAL,
1332 THERMAL_TYPE_EXTERNAL_GPIO,
1333 THERMAL_TYPE_RV6XX,
1334 THERMAL_TYPE_RV770,
1335 THERMAL_TYPE_ADT7473_WITH_INTERNAL,
1336 THERMAL_TYPE_EVERGREEN,
1337 THERMAL_TYPE_SUMO,
1338 THERMAL_TYPE_NI,
1339 THERMAL_TYPE_SI,
1340 THERMAL_TYPE_EMC2103_WITH_INTERNAL,
1341 THERMAL_TYPE_CI,
1342 THERMAL_TYPE_KV,
1343};
1344
1345enum amdgpu_dpm_auto_throttle_src {
1346 AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL,
1347 AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL
1348};
1349
1350enum amdgpu_dpm_event_src {
1351 AMDGPU_DPM_EVENT_SRC_ANALOG = 0,
1352 AMDGPU_DPM_EVENT_SRC_EXTERNAL = 1,
1353 AMDGPU_DPM_EVENT_SRC_DIGITAL = 2,
1354 AMDGPU_DPM_EVENT_SRC_ANALOG_OR_EXTERNAL = 3,
1355 AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL = 4
1356};
1357
1358#define AMDGPU_MAX_VCE_LEVELS 6
1359
1360enum amdgpu_vce_level {
1361 AMDGPU_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
1362 AMDGPU_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
1363 AMDGPU_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
1364 AMDGPU_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
1365 AMDGPU_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
1366 AMDGPU_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
1367};
1368
1369struct amdgpu_ps {
1370 u32 caps; /* vbios flags */
1371 u32 class; /* vbios flags */
1372 u32 class2; /* vbios flags */
1373 /* UVD clocks */
1374 u32 vclk;
1375 u32 dclk;
1376 /* VCE clocks */
1377 u32 evclk;
1378 u32 ecclk;
1379 bool vce_active;
1380 enum amdgpu_vce_level vce_level;
1381 /* asic priv */
1382 void *ps_priv;
1383};
1384
1385struct amdgpu_dpm_thermal {
1386 /* thermal interrupt work */
1387 struct work_struct work;
1388 /* low temperature threshold */
1389 int min_temp;
1390 /* high temperature threshold */
1391 int max_temp;
1392 /* was last interrupt low to high or high to low */
1393 bool high_to_low;
1394 /* interrupt source */
1395 struct amdgpu_irq_src irq;
1396};
1397
1398enum amdgpu_clk_action
1399{
1400 AMDGPU_SCLK_UP = 1,
1401 AMDGPU_SCLK_DOWN
1402};
1403
1404struct amdgpu_blacklist_clocks
1405{
1406 u32 sclk;
1407 u32 mclk;
1408 enum amdgpu_clk_action action;
1409};
1410
1411struct amdgpu_clock_and_voltage_limits {
1412 u32 sclk;
1413 u32 mclk;
1414 u16 vddc;
1415 u16 vddci;
1416};
1417
1418struct amdgpu_clock_array {
1419 u32 count;
1420 u32 *values;
1421};
1422
1423struct amdgpu_clock_voltage_dependency_entry {
1424 u32 clk;
1425 u16 v;
1426};
1427
1428struct amdgpu_clock_voltage_dependency_table {
1429 u32 count;
1430 struct amdgpu_clock_voltage_dependency_entry *entries;
1431};
1432
1433union amdgpu_cac_leakage_entry {
1434 struct {
1435 u16 vddc;
1436 u32 leakage;
1437 };
1438 struct {
1439 u16 vddc1;
1440 u16 vddc2;
1441 u16 vddc3;
1442 };
1443};
1444
1445struct amdgpu_cac_leakage_table {
1446 u32 count;
1447 union amdgpu_cac_leakage_entry *entries;
1448};
1449
1450struct amdgpu_phase_shedding_limits_entry {
1451 u16 voltage;
1452 u32 sclk;
1453 u32 mclk;
1454};
1455
1456struct amdgpu_phase_shedding_limits_table {
1457 u32 count;
1458 struct amdgpu_phase_shedding_limits_entry *entries;
1459};
1460
1461struct amdgpu_uvd_clock_voltage_dependency_entry {
1462 u32 vclk;
1463 u32 dclk;
1464 u16 v;
1465};
1466
1467struct amdgpu_uvd_clock_voltage_dependency_table {
1468 u8 count;
1469 struct amdgpu_uvd_clock_voltage_dependency_entry *entries;
1470};
1471
1472struct amdgpu_vce_clock_voltage_dependency_entry {
1473 u32 ecclk;
1474 u32 evclk;
1475 u16 v;
1476};
1477
1478struct amdgpu_vce_clock_voltage_dependency_table {
1479 u8 count;
1480 struct amdgpu_vce_clock_voltage_dependency_entry *entries;
1481};
1482
1483struct amdgpu_ppm_table {
1484 u8 ppm_design;
1485 u16 cpu_core_number;
1486 u32 platform_tdp;
1487 u32 small_ac_platform_tdp;
1488 u32 platform_tdc;
1489 u32 small_ac_platform_tdc;
1490 u32 apu_tdp;
1491 u32 dgpu_tdp;
1492 u32 dgpu_ulv_power;
1493 u32 tj_max;
1494};
1495
1496struct amdgpu_cac_tdp_table {
1497 u16 tdp;
1498 u16 configurable_tdp;
1499 u16 tdc;
1500 u16 battery_power_limit;
1501 u16 small_power_limit;
1502 u16 low_cac_leakage;
1503 u16 high_cac_leakage;
1504 u16 maximum_power_delivery_limit;
1505};
1506
1507struct amdgpu_dpm_dynamic_state {
1508 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_sclk;
1509 struct amdgpu_clock_voltage_dependency_table vddci_dependency_on_mclk;
1510 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_mclk;
1511 struct amdgpu_clock_voltage_dependency_table mvdd_dependency_on_mclk;
1512 struct amdgpu_clock_voltage_dependency_table vddc_dependency_on_dispclk;
1513 struct amdgpu_uvd_clock_voltage_dependency_table uvd_clock_voltage_dependency_table;
1514 struct amdgpu_vce_clock_voltage_dependency_table vce_clock_voltage_dependency_table;
1515 struct amdgpu_clock_voltage_dependency_table samu_clock_voltage_dependency_table;
1516 struct amdgpu_clock_voltage_dependency_table acp_clock_voltage_dependency_table;
1517 struct amdgpu_clock_voltage_dependency_table vddgfx_dependency_on_sclk;
1518 struct amdgpu_clock_array valid_sclk_values;
1519 struct amdgpu_clock_array valid_mclk_values;
1520 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_dc;
1521 struct amdgpu_clock_and_voltage_limits max_clock_voltage_on_ac;
1522 u32 mclk_sclk_ratio;
1523 u32 sclk_mclk_delta;
1524 u16 vddc_vddci_delta;
1525 u16 min_vddc_for_pcie_gen2;
1526 struct amdgpu_cac_leakage_table cac_leakage_table;
1527 struct amdgpu_phase_shedding_limits_table phase_shedding_limits_table;
1528 struct amdgpu_ppm_table *ppm_table;
1529 struct amdgpu_cac_tdp_table *cac_tdp_table;
1530};
1531
1532struct amdgpu_dpm_fan {
1533 u16 t_min;
1534 u16 t_med;
1535 u16 t_high;
1536 u16 pwm_min;
1537 u16 pwm_med;
1538 u16 pwm_high;
1539 u8 t_hyst;
1540 u32 cycle_delay;
1541 u16 t_max;
1542 u8 control_mode;
1543 u16 default_max_fan_pwm;
1544 u16 default_fan_output_sensitivity;
1545 u16 fan_output_sensitivity;
1546 bool ucode_fan_control;
1547};
1548
1549enum amdgpu_pcie_gen {
1550 AMDGPU_PCIE_GEN1 = 0,
1551 AMDGPU_PCIE_GEN2 = 1,
1552 AMDGPU_PCIE_GEN3 = 2,
1553 AMDGPU_PCIE_GEN_INVALID = 0xffff
1554};
1555
1556enum amdgpu_dpm_forced_level {
1557 AMDGPU_DPM_FORCED_LEVEL_AUTO = 0,
1558 AMDGPU_DPM_FORCED_LEVEL_LOW = 1,
1559 AMDGPU_DPM_FORCED_LEVEL_HIGH = 2,
1560};
1561
1562struct amdgpu_vce_state {
1563 /* vce clocks */
1564 u32 evclk;
1565 u32 ecclk;
1566 /* gpu clocks */
1567 u32 sclk;
1568 u32 mclk;
1569 u8 clk_idx;
1570 u8 pstate;
1571};
1572
1573struct amdgpu_dpm_funcs {
1574 int (*get_temperature)(struct amdgpu_device *adev);
1575 int (*pre_set_power_state)(struct amdgpu_device *adev);
1576 int (*set_power_state)(struct amdgpu_device *adev);
1577 void (*post_set_power_state)(struct amdgpu_device *adev);
1578 void (*display_configuration_changed)(struct amdgpu_device *adev);
1579 u32 (*get_sclk)(struct amdgpu_device *adev, bool low);
1580 u32 (*get_mclk)(struct amdgpu_device *adev, bool low);
1581 void (*print_power_state)(struct amdgpu_device *adev, struct amdgpu_ps *ps);
1582 void (*debugfs_print_current_performance_level)(struct amdgpu_device *adev, struct seq_file *m);
1583 int (*force_performance_level)(struct amdgpu_device *adev, enum amdgpu_dpm_forced_level level);
1584 bool (*vblank_too_short)(struct amdgpu_device *adev);
1585 void (*powergate_uvd)(struct amdgpu_device *adev, bool gate);
1586 void (*powergate_vce)(struct amdgpu_device *adev, bool gate);
1587 void (*enable_bapm)(struct amdgpu_device *adev, bool enable);
1588 void (*set_fan_control_mode)(struct amdgpu_device *adev, u32 mode);
1589 u32 (*get_fan_control_mode)(struct amdgpu_device *adev);
1590 int (*set_fan_speed_percent)(struct amdgpu_device *adev, u32 speed);
1591 int (*get_fan_speed_percent)(struct amdgpu_device *adev, u32 *speed);
1592};
1593
1594struct amdgpu_dpm {
1595 struct amdgpu_ps *ps;
1596 /* number of valid power states */
1597 int num_ps;
1598 /* current power state that is active */
1599 struct amdgpu_ps *current_ps;
1600 /* requested power state */
1601 struct amdgpu_ps *requested_ps;
1602 /* boot up power state */
1603 struct amdgpu_ps *boot_ps;
1604 /* default uvd power state */
1605 struct amdgpu_ps *uvd_ps;
1606 /* vce requirements */
1607 struct amdgpu_vce_state vce_states[AMDGPU_MAX_VCE_LEVELS];
1608 enum amdgpu_vce_level vce_level;
1609 enum amdgpu_pm_state_type state;
1610 enum amdgpu_pm_state_type user_state;
1611 u32 platform_caps;
1612 u32 voltage_response_time;
1613 u32 backbias_response_time;
1614 void *priv;
1615 u32 new_active_crtcs;
1616 int new_active_crtc_count;
1617 u32 current_active_crtcs;
1618 int current_active_crtc_count;
1619 struct amdgpu_dpm_dynamic_state dyn_state;
1620 struct amdgpu_dpm_fan fan;
1621 u32 tdp_limit;
1622 u32 near_tdp_limit;
1623 u32 near_tdp_limit_adjusted;
1624 u32 sq_ramping_threshold;
1625 u32 cac_leakage;
1626 u16 tdp_od_limit;
1627 u32 tdp_adjustment;
1628 u16 load_line_slope;
1629 bool power_control;
1630 bool ac_power;
1631 /* special states active */
1632 bool thermal_active;
1633 bool uvd_active;
1634 bool vce_active;
1635 /* thermal handling */
1636 struct amdgpu_dpm_thermal thermal;
1637 /* forced levels */
1638 enum amdgpu_dpm_forced_level forced_level;
1639};
1640
1641struct amdgpu_pm {
1642 struct mutex mutex;
1643 u32 current_sclk;
1644 u32 current_mclk;
1645 u32 default_sclk;
1646 u32 default_mclk;
1647 struct amdgpu_i2c_chan *i2c_bus;
1648 /* internal thermal controller on rv6xx+ */
1649 enum amdgpu_int_thermal_type int_thermal_type;
1650 struct device *int_hwmon_dev;
1651 /* fan control parameters */
1652 bool no_fan;
1653 u8 fan_pulses_per_revolution;
1654 u8 fan_min_rpm;
1655 u8 fan_max_rpm;
1656 /* dpm */
1657 bool dpm_enabled;
1658 bool sysfs_initialized;
1659 struct amdgpu_dpm dpm;
1660 const struct firmware *fw; /* SMC firmware */
1661 uint32_t fw_version;
1662 const struct amdgpu_dpm_funcs *funcs;
1663};
1664
1665/*
1666 * UVD
1667 */
1668#define AMDGPU_MAX_UVD_HANDLES 10
1669#define AMDGPU_UVD_STACK_SIZE (1024*1024)
1670#define AMDGPU_UVD_HEAP_SIZE (1024*1024)
1671#define AMDGPU_UVD_FIRMWARE_OFFSET 256
1672
1673struct amdgpu_uvd {
1674 struct amdgpu_bo *vcpu_bo;
1675 void *cpu_addr;
1676 uint64_t gpu_addr;
1677 unsigned fw_version;
1678 atomic_t handles[AMDGPU_MAX_UVD_HANDLES];
1679 struct drm_file *filp[AMDGPU_MAX_UVD_HANDLES];
1680 struct delayed_work idle_work;
1681 const struct firmware *fw; /* UVD firmware */
1682 struct amdgpu_ring ring;
1683 struct amdgpu_irq_src irq;
1684 bool address_64_bit;
1685};
1686
1687/*
1688 * VCE
1689 */
1690#define AMDGPU_MAX_VCE_HANDLES 16
1691#define AMDGPU_VCE_FIRMWARE_OFFSET 256
1692
1693#define AMDGPU_VCE_HARVEST_VCE0 (1 << 0)
1694#define AMDGPU_VCE_HARVEST_VCE1 (1 << 1)
1695
1696struct amdgpu_vce {
1697 struct amdgpu_bo *vcpu_bo;
1698 uint64_t gpu_addr;
1699 unsigned fw_version;
1700 unsigned fb_version;
1701 atomic_t handles[AMDGPU_MAX_VCE_HANDLES];
1702 struct drm_file *filp[AMDGPU_MAX_VCE_HANDLES];
1703 uint32_t img_size[AMDGPU_MAX_VCE_HANDLES];
1704 struct delayed_work idle_work;
1705 const struct firmware *fw; /* VCE firmware */
1706 struct amdgpu_ring ring[AMDGPU_MAX_VCE_RINGS];
1707 struct amdgpu_irq_src irq;
1708 unsigned harvest_config;
1709};
1710
1711/*
1712 * SDMA
1713 */
1714struct amdgpu_sdma_instance {
1715 /* SDMA firmware */
1716 const struct firmware *fw;
1717 uint32_t fw_version;
1718 uint32_t feature_version;
1719
1720 struct amdgpu_ring ring;
1721 bool burst_nop;
1722};
1723
1724struct amdgpu_sdma {
1725 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
1726 struct amdgpu_irq_src trap_irq;
1727 struct amdgpu_irq_src illegal_inst_irq;
1728 int num_instances;
1729};
1730
1731/*
1732 * Firmware
1733 */
1734struct amdgpu_firmware {
1735 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
1736 bool smu_load;
1737 struct amdgpu_bo *fw_buf;
1738 unsigned int fw_size;
1739};
1740
1741/*
1742 * Benchmarking
1743 */
1744void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1745
1746
1747/*
1748 * Testing
1749 */
1750void amdgpu_test_moves(struct amdgpu_device *adev);
1751void amdgpu_test_ring_sync(struct amdgpu_device *adev,
1752 struct amdgpu_ring *cpA,
1753 struct amdgpu_ring *cpB);
1754void amdgpu_test_syncing(struct amdgpu_device *adev);
1755
1756/*
1757 * MMU Notifier
1758 */
1759#if defined(CONFIG_MMU_NOTIFIER)
1760int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
1761void amdgpu_mn_unregister(struct amdgpu_bo *bo);
1762#else
1763static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
1764{
1765 return -ENODEV;
1766}
1767static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
1768#endif
1769
1770/*
1771 * Debugfs
1772 */
1773struct amdgpu_debugfs {
1774 struct drm_info_list *files;
1775 unsigned num_files;
1776};
1777
1778int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
1779 struct drm_info_list *files,
1780 unsigned nfiles);
1781int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
1782
1783#if defined(CONFIG_DEBUG_FS)
1784int amdgpu_debugfs_init(struct drm_minor *minor);
1785void amdgpu_debugfs_cleanup(struct drm_minor *minor);
1786#endif
1787
1788/*
1789 * amdgpu smumgr functions
1790 */
1791struct amdgpu_smumgr_funcs {
1792 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1793 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1794 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1795};
1796
1797/*
1798 * amdgpu smumgr
1799 */
1800struct amdgpu_smumgr {
1801 struct amdgpu_bo *toc_buf;
1802 struct amdgpu_bo *smu_buf;
1803 /* asic priv smu data */
1804 void *priv;
1805 spinlock_t smu_lock;
1806 /* smumgr functions */
1807 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1808 /* ucode loading complete flag */
1809 uint32_t fw_flags;
1810};
1811
1812/*
1813 * ASIC specific register table accessible by UMD
1814 */
1815struct amdgpu_allowed_register_entry {
1816 uint32_t reg_offset;
1817 bool untouched;
1818 bool grbm_indexed;
1819};
1820
1821struct amdgpu_cu_info {
1822 uint32_t number; /* total active CU number */
1823 uint32_t ao_cu_mask;
1824 uint32_t bitmap[4][4];
1825};
1826
1827
1828/*
1829 * ASIC specific functions.
1830 */
1831struct amdgpu_asic_funcs {
1832 bool (*read_disabled_bios)(struct amdgpu_device *adev);
1833 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1834 u32 sh_num, u32 reg_offset, u32 *value);
1835 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1836 int (*reset)(struct amdgpu_device *adev);
1837 /* wait for mc_idle */
1838 int (*wait_for_mc_idle)(struct amdgpu_device *adev);
1839 /* get the reference clock */
1840 u32 (*get_xclk)(struct amdgpu_device *adev);
1841 /* get the gpu clock counter */
1842 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
1843 int (*get_cu_info)(struct amdgpu_device *adev, struct amdgpu_cu_info *info);
1844 /* MM block clocks */
1845 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1846 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
1847};
1848
1849/*
1850 * IOCTL.
1851 */
1852int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1853 struct drm_file *filp);
1854int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1855 struct drm_file *filp);
1856
1857int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1858 struct drm_file *filp);
1859int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1860 struct drm_file *filp);
1861int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1862 struct drm_file *filp);
1863int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1864 struct drm_file *filp);
1865int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1866 struct drm_file *filp);
1867int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1868 struct drm_file *filp);
1869int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1870int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
1871
1872int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1873 struct drm_file *filp);
1874
1875/* VRAM scratch page for HDP bug, default vram page */
1876struct amdgpu_vram_scratch {
1877 struct amdgpu_bo *robj;
1878 volatile uint32_t *ptr;
1879 u64 gpu_addr;
1880};
1881
1882/*
1883 * ACPI
1884 */
1885struct amdgpu_atif_notification_cfg {
1886 bool enabled;
1887 int command_code;
1888};
1889
1890struct amdgpu_atif_notifications {
1891 bool display_switch;
1892 bool expansion_mode_change;
1893 bool thermal_state;
1894 bool forced_power_state;
1895 bool system_power_state;
1896 bool display_conf_change;
1897 bool px_gfx_switch;
1898 bool brightness_change;
1899 bool dgpu_display_event;
1900};
1901
1902struct amdgpu_atif_functions {
1903 bool system_params;
1904 bool sbios_requests;
1905 bool select_active_disp;
1906 bool lid_state;
1907 bool get_tv_standard;
1908 bool set_tv_standard;
1909 bool get_panel_expansion_mode;
1910 bool set_panel_expansion_mode;
1911 bool temperature_change;
1912 bool graphics_device_types;
1913};
1914
1915struct amdgpu_atif {
1916 struct amdgpu_atif_notifications notifications;
1917 struct amdgpu_atif_functions functions;
1918 struct amdgpu_atif_notification_cfg notification_cfg;
1919 struct amdgpu_encoder *encoder_for_bl;
1920};
1921
1922struct amdgpu_atcs_functions {
1923 bool get_ext_state;
1924 bool pcie_perf_req;
1925 bool pcie_dev_rdy;
1926 bool pcie_bus_width;
1927};
1928
1929struct amdgpu_atcs {
1930 struct amdgpu_atcs_functions functions;
1931};
1932
1933/*
1934 * CGS
1935 */
1936void *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1937void amdgpu_cgs_destroy_device(void *cgs_device);
1938
1939
1940/*
1941 * Core structure, functions and helpers.
1942 */
1943typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1944typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1945
1946typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1947typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1948
1949struct amdgpu_ip_block_status {
1950 bool valid;
1951 bool sw;
1952 bool hw;
1953};
1954
1955struct amdgpu_device {
1956 struct device *dev;
1957 struct drm_device *ddev;
1958 struct pci_dev *pdev;
1959
1960 /* ASIC */
1961 enum amd_asic_type asic_type;
1962 uint32_t family;
1963 uint32_t rev_id;
1964 uint32_t external_rev_id;
1965 unsigned long flags;
1966 int usec_timeout;
1967 const struct amdgpu_asic_funcs *asic_funcs;
1968 bool shutdown;
1969 bool suspend;
1970 bool need_dma32;
1971 bool accel_working;
1972 struct work_struct reset_work;
1973 struct notifier_block acpi_nb;
1974 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1975 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
1976 unsigned debugfs_count;
1977#if defined(CONFIG_DEBUG_FS)
1978 struct dentry *debugfs_regs;
1979#endif
1980 struct amdgpu_atif atif;
1981 struct amdgpu_atcs atcs;
1982 struct mutex srbm_mutex;
1983 /* GRBM index mutex. Protects concurrent access to GRBM index */
1984 struct mutex grbm_idx_mutex;
1985 struct dev_pm_domain vga_pm_domain;
1986 bool have_disp_power_ref;
1987
1988 /* BIOS */
1989 uint8_t *bios;
1990 bool is_atom_bios;
1991 uint16_t bios_header_start;
1992 struct amdgpu_bo *stollen_vga_memory;
1993 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1994
1995 /* Register/doorbell mmio */
1996 resource_size_t rmmio_base;
1997 resource_size_t rmmio_size;
1998 void __iomem *rmmio;
1999 /* protects concurrent MM_INDEX/DATA based register access */
2000 spinlock_t mmio_idx_lock;
2001 /* protects concurrent SMC based register access */
2002 spinlock_t smc_idx_lock;
2003 amdgpu_rreg_t smc_rreg;
2004 amdgpu_wreg_t smc_wreg;
2005 /* protects concurrent PCIE register access */
2006 spinlock_t pcie_idx_lock;
2007 amdgpu_rreg_t pcie_rreg;
2008 amdgpu_wreg_t pcie_wreg;
2009 /* protects concurrent UVD register access */
2010 spinlock_t uvd_ctx_idx_lock;
2011 amdgpu_rreg_t uvd_ctx_rreg;
2012 amdgpu_wreg_t uvd_ctx_wreg;
2013 /* protects concurrent DIDT register access */
2014 spinlock_t didt_idx_lock;
2015 amdgpu_rreg_t didt_rreg;
2016 amdgpu_wreg_t didt_wreg;
2017 /* protects concurrent ENDPOINT (audio) register access */
2018 spinlock_t audio_endpt_idx_lock;
2019 amdgpu_block_rreg_t audio_endpt_rreg;
2020 amdgpu_block_wreg_t audio_endpt_wreg;
2021 void __iomem *rio_mem;
2022 resource_size_t rio_mem_size;
2023 struct amdgpu_doorbell doorbell;
2024
2025 /* clock/pll info */
2026 struct amdgpu_clock clock;
2027
2028 /* MC */
2029 struct amdgpu_mc mc;
2030 struct amdgpu_gart gart;
2031 struct amdgpu_dummy_page dummy_page;
2032 struct amdgpu_vm_manager vm_manager;
2033
2034 /* memory management */
2035 struct amdgpu_mman mman;
2036 struct amdgpu_gem gem;
2037 struct amdgpu_vram_scratch vram_scratch;
2038 struct amdgpu_wb wb;
2039 atomic64_t vram_usage;
2040 atomic64_t vram_vis_usage;
2041 atomic64_t gtt_usage;
2042 atomic64_t num_bytes_moved;
2043 atomic_t gpu_reset_counter;
2044
2045 /* display */
2046 struct amdgpu_mode_info mode_info;
2047 struct work_struct hotplug_work;
2048 struct amdgpu_irq_src crtc_irq;
2049 struct amdgpu_irq_src pageflip_irq;
2050 struct amdgpu_irq_src hpd_irq;
2051
2052 /* rings */
2053 unsigned fence_context;
2054 struct mutex ring_lock;
2055 unsigned num_rings;
2056 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
2057 bool ib_pool_ready;
2058 struct amdgpu_sa_manager ring_tmp_bo;
2059
2060 /* interrupts */
2061 struct amdgpu_irq irq;
2062
2063 /* dpm */
2064 struct amdgpu_pm pm;
2065 u32 cg_flags;
2066 u32 pg_flags;
2067
2068 /* amdgpu smumgr */
2069 struct amdgpu_smumgr smu;
2070
2071 /* gfx */
2072 struct amdgpu_gfx gfx;
2073
2074 /* sdma */
2075 struct amdgpu_sdma sdma;
2076
2077 /* uvd */
2078 bool has_uvd;
2079 struct amdgpu_uvd uvd;
2080
2081 /* vce */
2082 struct amdgpu_vce vce;
2083
2084 /* firmwares */
2085 struct amdgpu_firmware firmware;
2086
2087 /* GDS */
2088 struct amdgpu_gds gds;
2089
2090 const struct amdgpu_ip_block_version *ip_blocks;
2091 int num_ip_blocks;
2092 struct amdgpu_ip_block_status *ip_block_status;
2093 struct mutex mn_lock;
2094 DECLARE_HASHTABLE(mn_hash, 7);
2095
2096 /* tracking pinned memory */
2097 u64 vram_pin_size;
2098 u64 gart_pin_size;
2099
2100 /* amdkfd interface */
2101 struct kfd_dev *kfd;
2102
2103 /* kernel conext for IB submission */
2104 struct amdgpu_ctx kernel_ctx;
2105};
2106
2107bool amdgpu_device_is_px(struct drm_device *dev);
2108int amdgpu_device_init(struct amdgpu_device *adev,
2109 struct drm_device *ddev,
2110 struct pci_dev *pdev,
2111 uint32_t flags);
2112void amdgpu_device_fini(struct amdgpu_device *adev);
2113int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
2114
2115uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
2116 bool always_indirect);
2117void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
2118 bool always_indirect);
2119u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
2120void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
2121
2122u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
2123void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
2124
2125/*
2126 * Cast helper
2127 */
2128extern const struct fence_ops amdgpu_fence_ops;
2129static inline struct amdgpu_fence *to_amdgpu_fence(struct fence *f)
2130{
2131 struct amdgpu_fence *__f = container_of(f, struct amdgpu_fence, base);
2132
2133 if (__f->base.ops == &amdgpu_fence_ops)
2134 return __f;
2135
2136 return NULL;
2137}
2138
2139/*
2140 * Registers read & write functions.
2141 */
2142#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), false)
2143#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), true)
2144#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), false))
2145#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), false)
2146#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), true)
2147#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2148#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
2149#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
2150#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
2151#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
2152#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
2153#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
2154#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
2155#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
2156#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
2157#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
2158#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
2159#define WREG32_P(reg, val, mask) \
2160 do { \
2161 uint32_t tmp_ = RREG32(reg); \
2162 tmp_ &= (mask); \
2163 tmp_ |= ((val) & ~(mask)); \
2164 WREG32(reg, tmp_); \
2165 } while (0)
2166#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
2167#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
2168#define WREG32_PLL_P(reg, val, mask) \
2169 do { \
2170 uint32_t tmp_ = RREG32_PLL(reg); \
2171 tmp_ &= (mask); \
2172 tmp_ |= ((val) & ~(mask)); \
2173 WREG32_PLL(reg, tmp_); \
2174 } while (0)
2175#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
2176#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
2177#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
2178
2179#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
2180#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
2181
2182#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
2183#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
2184
2185#define REG_SET_FIELD(orig_val, reg, field, field_val) \
2186 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
2187 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
2188
2189#define REG_GET_FIELD(value, reg, field) \
2190 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
2191
2192/*
2193 * BIOS helpers.
2194 */
2195#define RBIOS8(i) (adev->bios[i])
2196#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
2197#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
2198
2199/*
2200 * RING helpers.
2201 */
2202static inline void amdgpu_ring_write(struct amdgpu_ring *ring, uint32_t v)
2203{
2204 if (ring->count_dw <= 0)
2205 DRM_ERROR("amdgpu: writing more dwords to the ring than expected!\n");
2206 ring->ring[ring->wptr++] = v;
2207 ring->wptr &= ring->ptr_mask;
2208 ring->count_dw--;
2209 ring->ring_free_dw--;
2210}
2211
2212static inline struct amdgpu_sdma_instance *
2213amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
2214{
2215 struct amdgpu_device *adev = ring->adev;
2216 int i;
2217
2218 for (i = 0; i < adev->sdma.num_instances; i++)
2219 if (&adev->sdma.instance[i].ring == ring)
2220 break;
2221
2222 if (i < AMDGPU_MAX_SDMA_INSTANCES)
2223 return &adev->sdma.instance[i];
2224 else
2225 return NULL;
2226}
2227
2228/*
2229 * ASICs macro.
2230 */
2231#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
2232#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
2233#define amdgpu_asic_wait_for_mc_idle(adev) (adev)->asic_funcs->wait_for_mc_idle((adev))
2234#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
2235#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
2236#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
2237#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
2238#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
2239#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
2240#define amdgpu_asic_get_cu_info(adev, info) (adev)->asic_funcs->get_cu_info((adev), (info))
2241#define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
2242#define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
2243#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
2244#define amdgpu_vm_write_pte(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (addr), (count), (incr), (flags)))
2245#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
2246#define amdgpu_vm_pad_ib(adev, ib) ((adev)->vm_manager.vm_pte_funcs->pad_ib((ib)))
2247#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
2248#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
2249#define amdgpu_ring_test_ib(r) (r)->funcs->test_ib((r))
2250#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
2251#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
2252#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
2253#define amdgpu_ring_emit_ib(r, ib) (r)->funcs->emit_ib((r), (ib))
2254#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
2255#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
2256#define amdgpu_ring_emit_semaphore(r, semaphore, emit_wait) (r)->funcs->emit_semaphore((r), (semaphore), (emit_wait))
2257#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
2258#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
2259#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
2260#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
2261#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
2262#define amdgpu_display_set_vga_render_state(adev, r) (adev)->mode_info.funcs->set_vga_render_state((adev), (r))
2263#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
2264#define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
2265#define amdgpu_display_is_display_hung(adev) (adev)->mode_info.funcs->is_display_hung((adev))
2266#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
2267#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
2268#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
2269#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
2270#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
2271#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
2272#define amdgpu_display_page_flip(adev, crtc, base) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base))
2273#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
2274#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
2275#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
2276#define amdgpu_display_stop_mc_access(adev, s) (adev)->mode_info.funcs->stop_mc_access((adev), (s))
2277#define amdgpu_display_resume_mc_access(adev, s) (adev)->mode_info.funcs->resume_mc_access((adev), (s))
2278#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
2279#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
2280#define amdgpu_dpm_get_temperature(adev) (adev)->pm.funcs->get_temperature((adev))
2281#define amdgpu_dpm_pre_set_power_state(adev) (adev)->pm.funcs->pre_set_power_state((adev))
2282#define amdgpu_dpm_set_power_state(adev) (adev)->pm.funcs->set_power_state((adev))
2283#define amdgpu_dpm_post_set_power_state(adev) (adev)->pm.funcs->post_set_power_state((adev))
2284#define amdgpu_dpm_display_configuration_changed(adev) (adev)->pm.funcs->display_configuration_changed((adev))
2285#define amdgpu_dpm_get_sclk(adev, l) (adev)->pm.funcs->get_sclk((adev), (l))
2286#define amdgpu_dpm_get_mclk(adev, l) (adev)->pm.funcs->get_mclk((adev), (l))
2287#define amdgpu_dpm_print_power_state(adev, ps) (adev)->pm.funcs->print_power_state((adev), (ps))
2288#define amdgpu_dpm_debugfs_print_current_performance_level(adev, m) (adev)->pm.funcs->debugfs_print_current_performance_level((adev), (m))
2289#define amdgpu_dpm_force_performance_level(adev, l) (adev)->pm.funcs->force_performance_level((adev), (l))
2290#define amdgpu_dpm_vblank_too_short(adev) (adev)->pm.funcs->vblank_too_short((adev))
2291#define amdgpu_dpm_powergate_uvd(adev, g) (adev)->pm.funcs->powergate_uvd((adev), (g))
2292#define amdgpu_dpm_powergate_vce(adev, g) (adev)->pm.funcs->powergate_vce((adev), (g))
2293#define amdgpu_dpm_enable_bapm(adev, e) (adev)->pm.funcs->enable_bapm((adev), (e))
2294#define amdgpu_dpm_set_fan_control_mode(adev, m) (adev)->pm.funcs->set_fan_control_mode((adev), (m))
2295#define amdgpu_dpm_get_fan_control_mode(adev) (adev)->pm.funcs->get_fan_control_mode((adev))
2296#define amdgpu_dpm_set_fan_speed_percent(adev, s) (adev)->pm.funcs->set_fan_speed_percent((adev), (s))
2297#define amdgpu_dpm_get_fan_speed_percent(adev, s) (adev)->pm.funcs->get_fan_speed_percent((adev), (s))
2298
2299#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
2300
2301/* Common functions */
2302int amdgpu_gpu_reset(struct amdgpu_device *adev);
2303void amdgpu_pci_config_reset(struct amdgpu_device *adev);
2304bool amdgpu_card_posted(struct amdgpu_device *adev);
2305void amdgpu_update_display_priority(struct amdgpu_device *adev);
2306bool amdgpu_boot_test_post_card(struct amdgpu_device *adev);
2307
2308int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data);
2309int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type,
2310 u32 ip_instance, u32 ring,
2311 struct amdgpu_ring **out_ring);
2312void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain);
2313bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
2314int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
2315 uint32_t flags);
2316bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
2317bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
2318 unsigned long end);
2319bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
2320uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
2321 struct ttm_mem_reg *mem);
2322void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
2323void amdgpu_gtt_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
2324void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
2325void amdgpu_program_register_sequence(struct amdgpu_device *adev,
2326 const u32 *registers,
2327 const u32 array_size);
2328
2329bool amdgpu_device_is_px(struct drm_device *dev);
2330/* atpx handler */
2331#if defined(CONFIG_VGA_SWITCHEROO)
2332void amdgpu_register_atpx_handler(void);
2333void amdgpu_unregister_atpx_handler(void);
2334#else
2335static inline void amdgpu_register_atpx_handler(void) {}
2336static inline void amdgpu_unregister_atpx_handler(void) {}
2337#endif
2338
2339/*
2340 * KMS
2341 */
2342extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
2343extern int amdgpu_max_kms_ioctl;
2344
2345int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
2346int amdgpu_driver_unload_kms(struct drm_device *dev);
2347void amdgpu_driver_lastclose_kms(struct drm_device *dev);
2348int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
2349void amdgpu_driver_postclose_kms(struct drm_device *dev,
2350 struct drm_file *file_priv);
2351void amdgpu_driver_preclose_kms(struct drm_device *dev,
2352 struct drm_file *file_priv);
2353int amdgpu_suspend_kms(struct drm_device *dev, bool suspend, bool fbcon);
2354int amdgpu_resume_kms(struct drm_device *dev, bool resume, bool fbcon);
2355u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
2356int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2357void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
2358int amdgpu_get_vblank_timestamp_kms(struct drm_device *dev, unsigned int pipe,
2359 int *max_error,
2360 struct timeval *vblank_time,
2361 unsigned flags);
2362long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
2363 unsigned long arg);
2364
2365/*
2366 * functions used by amdgpu_encoder.c
2367 */
2368struct amdgpu_afmt_acr {
2369 u32 clock;
2370
2371 int n_32khz;
2372 int cts_32khz;
2373
2374 int n_44_1khz;
2375 int cts_44_1khz;
2376
2377 int n_48khz;
2378 int cts_48khz;
2379
2380};
2381
2382struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
2383
2384/* amdgpu_acpi.c */
2385#if defined(CONFIG_ACPI)
2386int amdgpu_acpi_init(struct amdgpu_device *adev);
2387void amdgpu_acpi_fini(struct amdgpu_device *adev);
2388bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
2389int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
2390 u8 perf_req, bool advertise);
2391int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
2392#else
2393static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
2394static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
2395#endif
2396
2397struct amdgpu_bo_va_mapping *
2398amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
2399 uint64_t addr, struct amdgpu_bo **bo);
2400
2401#include "amdgpu_object.h"
2402
2403#endif