Kyle Swenson | 8d8f654 | 2021-03-15 11:02:55 -0600 | [diff] [blame^] | 1 | /* |
| 2 | * max98090.h -- MAX98090 ALSA SoC Audio driver |
| 3 | * |
| 4 | * Copyright 2011-2012 Maxim Integrated Products |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
| 10 | |
| 11 | #ifndef _MAX98090_H |
| 12 | #define _MAX98090_H |
| 13 | |
| 14 | /* |
| 15 | * The default operating frequency for a DMIC attached to the codec. |
| 16 | * This can be overridden by a device tree property. |
| 17 | */ |
| 18 | #define MAX98090_DEFAULT_DMIC_FREQ 2500000 |
| 19 | |
| 20 | /* |
| 21 | * MAX98090 Register Definitions |
| 22 | */ |
| 23 | |
| 24 | #define M98090_REG_SOFTWARE_RESET 0x00 |
| 25 | #define M98090_REG_DEVICE_STATUS 0x01 |
| 26 | #define M98090_REG_JACK_STATUS 0x02 |
| 27 | #define M98090_REG_INTERRUPT_S 0x03 |
| 28 | #define M98090_REG_QUICK_SYSTEM_CLOCK 0x04 |
| 29 | #define M98090_REG_QUICK_SAMPLE_RATE 0x05 |
| 30 | #define M98090_REG_DAI_INTERFACE 0x06 |
| 31 | #define M98090_REG_DAC_PATH 0x07 |
| 32 | #define M98090_REG_MIC_DIRECT_TO_ADC 0x08 |
| 33 | #define M98090_REG_LINE_TO_ADC 0x09 |
| 34 | #define M98090_REG_ANALOG_MIC_LOOP 0x0A |
| 35 | #define M98090_REG_ANALOG_LINE_LOOP 0x0B |
| 36 | #define M98090_REG_RESERVED 0x0C |
| 37 | #define M98090_REG_LINE_INPUT_CONFIG 0x0D |
| 38 | #define M98090_REG_LINE_INPUT_LEVEL 0x0E |
| 39 | #define M98090_REG_INPUT_MODE 0x0F |
| 40 | #define M98090_REG_MIC1_INPUT_LEVEL 0x10 |
| 41 | #define M98090_REG_MIC2_INPUT_LEVEL 0x11 |
| 42 | #define M98090_REG_MIC_BIAS_VOLTAGE 0x12 |
| 43 | #define M98090_REG_DIGITAL_MIC_ENABLE 0x13 |
| 44 | #define M98090_REG_DIGITAL_MIC_CONFIG 0x14 |
| 45 | #define M98090_REG_LEFT_ADC_MIXER 0x15 |
| 46 | #define M98090_REG_RIGHT_ADC_MIXER 0x16 |
| 47 | #define M98090_REG_LEFT_ADC_LEVEL 0x17 |
| 48 | #define M98090_REG_RIGHT_ADC_LEVEL 0x18 |
| 49 | #define M98090_REG_ADC_BIQUAD_LEVEL 0x19 |
| 50 | #define M98090_REG_ADC_SIDETONE 0x1A |
| 51 | #define M98090_REG_SYSTEM_CLOCK 0x1B |
| 52 | #define M98090_REG_CLOCK_MODE 0x1C |
| 53 | #define M98090_REG_CLOCK_RATIO_NI_MSB 0x1D |
| 54 | #define M98090_REG_CLOCK_RATIO_NI_LSB 0x1E |
| 55 | #define M98090_REG_CLOCK_RATIO_MI_MSB 0x1F |
| 56 | #define M98090_REG_CLOCK_RATIO_MI_LSB 0x20 |
| 57 | #define M98090_REG_MASTER_MODE 0x21 |
| 58 | #define M98090_REG_INTERFACE_FORMAT 0x22 |
| 59 | #define M98090_REG_TDM_CONTROL 0x23 |
| 60 | #define M98090_REG_TDM_FORMAT 0x24 |
| 61 | #define M98090_REG_IO_CONFIGURATION 0x25 |
| 62 | #define M98090_REG_FILTER_CONFIG 0x26 |
| 63 | #define M98090_REG_DAI_PLAYBACK_LEVEL 0x27 |
| 64 | #define M98090_REG_DAI_PLAYBACK_LEVEL_EQ 0x28 |
| 65 | #define M98090_REG_LEFT_HP_MIXER 0x29 |
| 66 | #define M98090_REG_RIGHT_HP_MIXER 0x2A |
| 67 | #define M98090_REG_HP_CONTROL 0x2B |
| 68 | #define M98090_REG_LEFT_HP_VOLUME 0x2C |
| 69 | #define M98090_REG_RIGHT_HP_VOLUME 0x2D |
| 70 | #define M98090_REG_LEFT_SPK_MIXER 0x2E |
| 71 | #define M98090_REG_RIGHT_SPK_MIXER 0x2F |
| 72 | #define M98090_REG_SPK_CONTROL 0x30 |
| 73 | #define M98090_REG_LEFT_SPK_VOLUME 0x31 |
| 74 | #define M98090_REG_RIGHT_SPK_VOLUME 0x32 |
| 75 | #define M98090_REG_DRC_TIMING 0x33 |
| 76 | #define M98090_REG_DRC_COMPRESSOR 0x34 |
| 77 | #define M98090_REG_DRC_EXPANDER 0x35 |
| 78 | #define M98090_REG_DRC_GAIN 0x36 |
| 79 | #define M98090_REG_RCV_LOUTL_MIXER 0x37 |
| 80 | #define M98090_REG_RCV_LOUTL_CONTROL 0x38 |
| 81 | #define M98090_REG_RCV_LOUTL_VOLUME 0x39 |
| 82 | #define M98090_REG_LOUTR_MIXER 0x3A |
| 83 | #define M98090_REG_LOUTR_CONTROL 0x3B |
| 84 | #define M98090_REG_LOUTR_VOLUME 0x3C |
| 85 | #define M98090_REG_JACK_DETECT 0x3D |
| 86 | #define M98090_REG_INPUT_ENABLE 0x3E |
| 87 | #define M98090_REG_OUTPUT_ENABLE 0x3F |
| 88 | #define M98090_REG_LEVEL_CONTROL 0x40 |
| 89 | #define M98090_REG_DSP_FILTER_ENABLE 0x41 |
| 90 | #define M98090_REG_BIAS_CONTROL 0x42 |
| 91 | #define M98090_REG_DAC_CONTROL 0x43 |
| 92 | #define M98090_REG_ADC_CONTROL 0x44 |
| 93 | #define M98090_REG_DEVICE_SHUTDOWN 0x45 |
| 94 | #define M98090_REG_EQUALIZER_BASE 0x46 |
| 95 | #define M98090_REG_RECORD_BIQUAD_BASE 0xAF |
| 96 | #define M98090_REG_DMIC3_VOLUME 0xBE |
| 97 | #define M98090_REG_DMIC4_VOLUME 0xBF |
| 98 | #define M98090_REG_DMIC34_BQ_PREATTEN 0xC0 |
| 99 | #define M98090_REG_RECORD_TDM_SLOT 0xC1 |
| 100 | #define M98090_REG_SAMPLE_RATE 0xC2 |
| 101 | #define M98090_REG_DMIC34_BIQUAD_BASE 0xC3 |
| 102 | #define M98090_REG_REVISION_ID 0xFF |
| 103 | |
| 104 | #define M98090_REG_CNT (0xFF+1) |
| 105 | #define MAX98090_MAX_REGISTER 0xFF |
| 106 | |
| 107 | /* MAX98090 Register Bit Fields */ |
| 108 | |
| 109 | /* |
| 110 | * M98090_REG_SOFTWARE_RESET |
| 111 | */ |
| 112 | #define M98090_SWRESET_MASK (1<<7) |
| 113 | #define M98090_SWRESET_SHIFT 7 |
| 114 | #define M98090_SWRESET_WIDTH 1 |
| 115 | |
| 116 | /* |
| 117 | * M98090_REG_DEVICE_STATUS |
| 118 | */ |
| 119 | #define M98090_CLD_MASK (1<<7) |
| 120 | #define M98090_CLD_SHIFT 7 |
| 121 | #define M98090_CLD_WIDTH 1 |
| 122 | #define M98090_SLD_MASK (1<<6) |
| 123 | #define M98090_SLD_SHIFT 6 |
| 124 | #define M98090_SLD_WIDTH 1 |
| 125 | #define M98090_ULK_MASK (1<<5) |
| 126 | #define M98090_ULK_SHIFT 5 |
| 127 | #define M98090_ULK_WIDTH 1 |
| 128 | #define M98090_JDET_MASK (1<<2) |
| 129 | #define M98090_JDET_SHIFT 2 |
| 130 | #define M98090_JDET_WIDTH 1 |
| 131 | #define M98090_DRCACT_MASK (1<<1) |
| 132 | #define M98090_DRCACT_SHIFT 1 |
| 133 | #define M98090_DRCACT_WIDTH 1 |
| 134 | #define M98090_DRCCLP_MASK (1<<0) |
| 135 | #define M98090_DRCCLP_SHIFT 0 |
| 136 | #define M98090_DRCCLP_WIDTH 1 |
| 137 | |
| 138 | /* |
| 139 | * M98090_REG_JACK_STATUS |
| 140 | */ |
| 141 | #define M98090_LSNS_MASK (1<<2) |
| 142 | #define M98090_LSNS_SHIFT 2 |
| 143 | #define M98090_LSNS_WIDTH 1 |
| 144 | #define M98090_JKSNS_MASK (1<<1) |
| 145 | #define M98090_JKSNS_SHIFT 1 |
| 146 | #define M98090_JKSNS_WIDTH 1 |
| 147 | |
| 148 | /* |
| 149 | * M98090_REG_INTERRUPT_S |
| 150 | */ |
| 151 | #define M98090_ICLD_MASK (1<<7) |
| 152 | #define M98090_ICLD_SHIFT 7 |
| 153 | #define M98090_ICLD_WIDTH 1 |
| 154 | #define M98090_ISLD_MASK (1<<6) |
| 155 | #define M98090_ISLD_SHIFT 6 |
| 156 | #define M98090_ISLD_WIDTH 1 |
| 157 | #define M98090_IULK_MASK (1<<5) |
| 158 | #define M98090_IULK_SHIFT 5 |
| 159 | #define M98090_IULK_WIDTH 1 |
| 160 | #define M98090_IJDET_MASK (1<<2) |
| 161 | #define M98090_IJDET_SHIFT 2 |
| 162 | #define M98090_IJDET_WIDTH 1 |
| 163 | #define M98090_IDRCACT_MASK (1<<1) |
| 164 | #define M98090_IDRCACT_SHIFT 1 |
| 165 | #define M98090_IDRCACT_WIDTH 1 |
| 166 | #define M98090_IDRCCLP_MASK (1<<0) |
| 167 | #define M98090_IDRCCLP_SHIFT 0 |
| 168 | #define M98090_IDRCCLP_WIDTH 1 |
| 169 | |
| 170 | /* |
| 171 | * M98090_REG_QUICK_SYSTEM_CLOCK |
| 172 | */ |
| 173 | #define M98090_26M_MASK (1<<7) |
| 174 | #define M98090_26M_SHIFT 7 |
| 175 | #define M98090_26M_WIDTH 1 |
| 176 | #define M98090_19P2M_MASK (1<<6) |
| 177 | #define M98090_19P2M_SHIFT 6 |
| 178 | #define M98090_19P2M_WIDTH 1 |
| 179 | #define M98090_13M_MASK (1<<5) |
| 180 | #define M98090_13M_SHIFT 5 |
| 181 | #define M98090_13M_WIDTH 1 |
| 182 | #define M98090_12P288M_MASK (1<<4) |
| 183 | #define M98090_12P288M_SHIFT 4 |
| 184 | #define M98090_12P288M_WIDTH 1 |
| 185 | #define M98090_12M_MASK (1<<3) |
| 186 | #define M98090_12M_SHIFT 3 |
| 187 | #define M98090_12M_WIDTH 1 |
| 188 | #define M98090_11P2896M_MASK (1<<2) |
| 189 | #define M98090_11P2896M_SHIFT 2 |
| 190 | #define M98090_11P2896M_WIDTH 1 |
| 191 | #define M98090_256FS_MASK (1<<0) |
| 192 | #define M98090_256FS_SHIFT 0 |
| 193 | #define M98090_256FS_WIDTH 1 |
| 194 | #define M98090_CLK_ALL_SHIFT 0 |
| 195 | #define M98090_CLK_ALL_WIDTH 8 |
| 196 | #define M98090_CLK_ALL_NUM (1<<M98090_CLK_ALL_WIDTH) |
| 197 | |
| 198 | /* |
| 199 | * M98090_REG_QUICK_SAMPLE_RATE |
| 200 | */ |
| 201 | #define M98090_SR_96K_MASK (1<<5) |
| 202 | #define M98090_SR_96K_SHIFT 5 |
| 203 | #define M98090_SR_96K_WIDTH 1 |
| 204 | #define M98090_SR_32K_MASK (1<<4) |
| 205 | #define M98090_SR_32K_SHIFT 4 |
| 206 | #define M98090_SR_32K_WIDTH 1 |
| 207 | #define M98090_SR_48K_MASK (1<<3) |
| 208 | #define M98090_SR_48K_SHIFT 3 |
| 209 | #define M98090_SR_48K_WIDTH 1 |
| 210 | #define M98090_SR_44K1_MASK (1<<2) |
| 211 | #define M98090_SR_44K1_SHIFT 2 |
| 212 | #define M98090_SR_44K1_WIDTH 1 |
| 213 | #define M98090_SR_16K_MASK (1<<1) |
| 214 | #define M98090_SR_16K_SHIFT 1 |
| 215 | #define M98090_SR_16K_WIDTH 1 |
| 216 | #define M98090_SR_8K_MASK (1<<0) |
| 217 | #define M98090_SR_8K_SHIFT 0 |
| 218 | #define M98090_SR_8K_WIDTH 1 |
| 219 | #define M98090_SR_MASK 0x3F |
| 220 | #define M98090_SR_ALL_SHIFT 0 |
| 221 | #define M98090_SR_ALL_WIDTH 8 |
| 222 | #define M98090_SR_ALL_NUM (1<<M98090_SR_ALL_WIDTH) |
| 223 | |
| 224 | /* |
| 225 | * M98090_REG_DAI_INTERFACE |
| 226 | */ |
| 227 | #define M98090_RJ_M_MASK (1<<5) |
| 228 | #define M98090_RJ_M_SHIFT 5 |
| 229 | #define M98090_RJ_M_WIDTH 1 |
| 230 | #define M98090_RJ_S_MASK (1<<4) |
| 231 | #define M98090_RJ_S_SHIFT 4 |
| 232 | #define M98090_RJ_S_WIDTH 1 |
| 233 | #define M98090_LJ_M_MASK (1<<3) |
| 234 | #define M98090_LJ_M_SHIFT 3 |
| 235 | #define M98090_LJ_M_WIDTH 1 |
| 236 | #define M98090_LJ_S_MASK (1<<2) |
| 237 | #define M98090_LJ_S_SHIFT 2 |
| 238 | #define M98090_LJ_S_WIDTH 1 |
| 239 | #define M98090_I2S_M_MASK (1<<1) |
| 240 | #define M98090_I2S_M_SHIFT 1 |
| 241 | #define M98090_I2S_M_WIDTH 1 |
| 242 | #define M98090_I2S_S_MASK (1<<0) |
| 243 | #define M98090_I2S_S_SHIFT 0 |
| 244 | #define M98090_I2S_S_WIDTH 1 |
| 245 | #define M98090_DAI_ALL_SHIFT 0 |
| 246 | #define M98090_DAI_ALL_WIDTH 8 |
| 247 | #define M98090_DAI_ALL_NUM (1<<M98090_DAI_ALL_WIDTH) |
| 248 | |
| 249 | /* |
| 250 | * M98090_REG_DAC_PATH |
| 251 | */ |
| 252 | #define M98090_DIG2_HP_MASK (1<<7) |
| 253 | #define M98090_DIG2_HP_SHIFT 7 |
| 254 | #define M98090_DIG2_HP_WIDTH 1 |
| 255 | #define M98090_DIG2_EAR_MASK (1<<6) |
| 256 | #define M98090_DIG2_EAR_SHIFT 6 |
| 257 | #define M98090_DIG2_EAR_WIDTH 1 |
| 258 | #define M98090_DIG2_SPK_MASK (1<<5) |
| 259 | #define M98090_DIG2_SPK_SHIFT 5 |
| 260 | #define M98090_DIG2_SPK_WIDTH 1 |
| 261 | #define M98090_DIG2_LOUT_MASK (1<<4) |
| 262 | #define M98090_DIG2_LOUT_SHIFT 4 |
| 263 | #define M98090_DIG2_LOUT_WIDTH 1 |
| 264 | #define M98090_DIG2_ALL_SHIFT 0 |
| 265 | #define M98090_DIG2_ALL_WIDTH 8 |
| 266 | #define M98090_DIG2_ALL_NUM (1<<M98090_DIG2_ALL_WIDTH) |
| 267 | |
| 268 | /* |
| 269 | * M98090_REG_MIC_DIRECT_TO_ADC |
| 270 | */ |
| 271 | #define M98090_IN12_MIC1_MASK (1<<7) |
| 272 | #define M98090_IN12_MIC1_SHIFT 7 |
| 273 | #define M98090_IN12_MIC1_WIDTH 1 |
| 274 | #define M98090_IN34_MIC2_MASK (1<<6) |
| 275 | #define M98090_IN34_MIC2_SHIFT 6 |
| 276 | #define M98090_IN34_MIC2_WIDTH 1 |
| 277 | #define M98090_IN56_MIC1_MASK (1<<5) |
| 278 | #define M98090_IN56_MIC1_SHIFT 5 |
| 279 | #define M98090_IN56_MIC1_WIDTH 1 |
| 280 | #define M98090_IN56_MIC2_MASK (1<<4) |
| 281 | #define M98090_IN56_MIC2_SHIFT 4 |
| 282 | #define M98090_IN56_MIC2_WIDTH 1 |
| 283 | #define M98090_IN12_DADC_MASK (1<<3) |
| 284 | #define M98090_IN12_DADC_SHIFT 3 |
| 285 | #define M98090_IN12_DADC_WIDTH 1 |
| 286 | #define M98090_IN34_DADC_MASK (1<<2) |
| 287 | #define M98090_IN34_DADC_SHIFT 2 |
| 288 | #define M98090_IN34_DADC_WIDTH 1 |
| 289 | #define M98090_IN56_DADC_MASK (1<<1) |
| 290 | #define M98090_IN56_DADC_SHIFT 1 |
| 291 | #define M98090_IN56_DADC_WIDTH 1 |
| 292 | #define M98090_MIC_ALL_SHIFT 0 |
| 293 | #define M98090_MIC_ALL_WIDTH 8 |
| 294 | #define M98090_MIC_ALL_NUM (1<<M98090_MIC_ALL_WIDTH) |
| 295 | |
| 296 | /* |
| 297 | * M98090_REG_LINE_TO_ADC |
| 298 | */ |
| 299 | #define M98090_IN12S_AB_MASK (1<<7) |
| 300 | #define M98090_IN12S_AB_SHIFT 7 |
| 301 | #define M98090_IN12S_AB_WIDTH 1 |
| 302 | #define M98090_IN34S_AB_MASK (1<<6) |
| 303 | #define M98090_IN34S_AB_SHIFT 6 |
| 304 | #define M98090_IN34S_AB_WIDTH 1 |
| 305 | #define M98090_IN56S_AB_MASK (1<<5) |
| 306 | #define M98090_IN56S_AB_SHIFT 5 |
| 307 | #define M98090_IN56S_AB_WIDTH 1 |
| 308 | #define M98090_IN34D_A_MASK (1<<4) |
| 309 | #define M98090_IN34D_A_SHIFT 4 |
| 310 | #define M98090_IN34D_A_WIDTH 1 |
| 311 | #define M98090_IN56D_B_MASK (1<<3) |
| 312 | #define M98090_IN56D_B_SHIFT 3 |
| 313 | #define M98090_IN56D_B_WIDTH 1 |
| 314 | #define M98090_LINE_ALL_SHIFT 0 |
| 315 | #define M98090_LINE_ALL_WIDTH 8 |
| 316 | #define M98090_LINE_ALL_NUM (1<<M98090_LINE_ALL_WIDTH) |
| 317 | |
| 318 | /* |
| 319 | * M98090_REG_ANALOG_MIC_LOOP |
| 320 | */ |
| 321 | #define M98090_IN12_M1HPL_MASK (1<<7) |
| 322 | #define M98090_IN12_M1HPL_SHIFT 7 |
| 323 | #define M98090_IN12_M1HPL_WIDTH 1 |
| 324 | #define M98090_IN12_M1SPKL_MASK (1<<6) |
| 325 | #define M98090_IN12_M1SPKL_SHIFT 6 |
| 326 | #define M98090_IN12_M1SPKL_WIDTH 1 |
| 327 | #define M98090_IN12_M1EAR_MASK (1<<5) |
| 328 | #define M98090_IN12_M1EAR_SHIFT 5 |
| 329 | #define M98090_IN12_M1EAR_WIDTH 1 |
| 330 | #define M98090_IN12_M1LOUTL_MASK (1<<4) |
| 331 | #define M98090_IN12_M1LOUTL_SHIFT 4 |
| 332 | #define M98090_IN12_M1LOUTL_WIDTH 1 |
| 333 | #define M98090_IN34_M2HPR_MASK (1<<3) |
| 334 | #define M98090_IN34_M2HPR_SHIFT 3 |
| 335 | #define M98090_IN34_M2HPR_WIDTH 1 |
| 336 | #define M98090_IN34_M2SPKR_MASK (1<<2) |
| 337 | #define M98090_IN34_M2SPKR_SHIFT 2 |
| 338 | #define M98090_IN34_M2SPKR_WIDTH 1 |
| 339 | #define M98090_IN34_M2EAR_MASK (1<<1) |
| 340 | #define M98090_IN34_M2EAR_SHIFT 1 |
| 341 | #define M98090_IN34_M2EAR_WIDTH 1 |
| 342 | #define M98090_IN34_M2LOUTR_MASK (1<<0) |
| 343 | #define M98090_IN34_M2LOUTR_SHIFT 0 |
| 344 | #define M98090_IN34_M2LOUTR_WIDTH 1 |
| 345 | #define M98090_AMIC_ALL_SHIFT 0 |
| 346 | #define M98090_AMIC_ALL_WIDTH 8 |
| 347 | #define M98090_AMIC_ALL_NUM (1<<M98090_AMIC_ALL_WIDTH) |
| 348 | |
| 349 | /* |
| 350 | * M98090_REG_ANALOG_LINE_LOOP |
| 351 | */ |
| 352 | #define M98090_IN12S_ABHP_MASK (1<<7) |
| 353 | #define M98090_IN12S_ABHP_SHIFT 7 |
| 354 | #define M98090_IN12S_ABHP_WIDTH 1 |
| 355 | #define M98090_IN34D_ASPKL_MASK (1<<6) |
| 356 | #define M98090_IN34D_ASPKL_SHIFT 6 |
| 357 | #define M98090_IN34D_ASPKL_WIDTH 1 |
| 358 | #define M98090_IN34D_AEAR_MASK (1<<5) |
| 359 | #define M98090_IN34D_AEAR_SHIFT 5 |
| 360 | #define M98090_IN34D_AEAR_WIDTH 1 |
| 361 | #define M98090_IN12S_ABLOUT_MASK (1<<4) |
| 362 | #define M98090_IN12S_ABLOUT_SHIFT 4 |
| 363 | #define M98090_IN12S_ABLOUT_WIDTH 1 |
| 364 | #define M98090_IN34S_ABHP_MASK (1<<3) |
| 365 | #define M98090_IN34S_ABHP_SHIFT 3 |
| 366 | #define M98090_IN34S_ABHP_WIDTH 1 |
| 367 | #define M98090_IN56D_BSPKR_MASK (1<<2) |
| 368 | #define M98090_IN56D_BSPKR_SHIFT 2 |
| 369 | #define M98090_IN56D_BSPKR_WIDTH 1 |
| 370 | #define M98090_IN56D_BEAR_MASK (1<<1) |
| 371 | #define M98090_IN56D_BEAR_SHIFT 1 |
| 372 | #define M98090_IN56D_BEAR_WIDTH 1 |
| 373 | #define M98090_IN34S_ABLOUT_MASK (1<<0) |
| 374 | #define M98090_IN34S_ABLOUT_SHIFT 0 |
| 375 | #define M98090_IN34S_ABLOUT_WIDTH 1 |
| 376 | #define M98090_ALIN_ALL_SHIFT 0 |
| 377 | #define M98090_ALIN_ALL_WIDTH 8 |
| 378 | #define M98090_ALIN_ALL_NUM (1<<M98090_ALIN_ALL_WIDTH) |
| 379 | |
| 380 | /* |
| 381 | * M98090_REG_RESERVED |
| 382 | */ |
| 383 | |
| 384 | /* |
| 385 | * M98090_REG_LINE_INPUT_CONFIG |
| 386 | */ |
| 387 | #define M98090_IN34DIFF_MASK (1<<7) |
| 388 | #define M98090_IN34DIFF_SHIFT 7 |
| 389 | #define M98090_IN34DIFF_WIDTH 1 |
| 390 | #define M98090_IN56DIFF_MASK (1<<6) |
| 391 | #define M98090_IN56DIFF_SHIFT 6 |
| 392 | #define M98090_IN56DIFF_WIDTH 1 |
| 393 | #define M98090_IN1SEEN_MASK (1<<5) |
| 394 | #define M98090_IN1SEEN_SHIFT 5 |
| 395 | #define M98090_IN1SEEN_WIDTH 1 |
| 396 | #define M98090_IN2SEEN_MASK (1<<4) |
| 397 | #define M98090_IN2SEEN_SHIFT 4 |
| 398 | #define M98090_IN2SEEN_WIDTH 1 |
| 399 | #define M98090_IN3SEEN_MASK (1<<3) |
| 400 | #define M98090_IN3SEEN_SHIFT 3 |
| 401 | #define M98090_IN3SEEN_WIDTH 1 |
| 402 | #define M98090_IN4SEEN_MASK (1<<2) |
| 403 | #define M98090_IN4SEEN_SHIFT 2 |
| 404 | #define M98090_IN4SEEN_WIDTH 1 |
| 405 | #define M98090_IN5SEEN_MASK (1<<1) |
| 406 | #define M98090_IN5SEEN_SHIFT 1 |
| 407 | #define M98090_IN5SEEN_WIDTH 1 |
| 408 | #define M98090_IN6SEEN_MASK (1<<0) |
| 409 | #define M98090_IN6SEEN_SHIFT 0 |
| 410 | #define M98090_IN6SEEN_WIDTH 1 |
| 411 | |
| 412 | /* |
| 413 | * M98090_REG_LINE_INPUT_LEVEL |
| 414 | */ |
| 415 | #define M98090_MIXG135_MASK (1<<7) |
| 416 | #define M98090_MIXG135_SHIFT 7 |
| 417 | #define M98090_MIXG135_WIDTH 1 |
| 418 | #define M98090_MIXG135_NUM (1<<M98090_MIXG135_WIDTH) |
| 419 | #define M98090_MIXG246_MASK (1<<6) |
| 420 | #define M98090_MIXG246_SHIFT 6 |
| 421 | #define M98090_MIXG246_WIDTH 1 |
| 422 | #define M98090_MIXG246_NUM (1<<M98090_MIXG246_WIDTH) |
| 423 | #define M98090_LINAPGA_MASK (7<<3) |
| 424 | #define M98090_LINAPGA_SHIFT 3 |
| 425 | #define M98090_LINAPGA_WIDTH 3 |
| 426 | #define M98090_LINAPGA_NUM 6 |
| 427 | #define M98090_LINBPGA_MASK (7<<0) |
| 428 | #define M98090_LINBPGA_SHIFT 0 |
| 429 | #define M98090_LINBPGA_WIDTH 3 |
| 430 | #define M98090_LINBPGA_NUM 6 |
| 431 | |
| 432 | /* |
| 433 | * M98090_REG_INPUT_MODE |
| 434 | */ |
| 435 | #define M98090_EXTBUFA_MASK (1<<7) |
| 436 | #define M98090_EXTBUFA_SHIFT 7 |
| 437 | #define M98090_EXTBUFA_WIDTH 1 |
| 438 | #define M98090_EXTBUFA_NUM (1<<M98090_EXTBUFA_WIDTH) |
| 439 | #define M98090_EXTBUFB_MASK (1<<6) |
| 440 | #define M98090_EXTBUFB_SHIFT 6 |
| 441 | #define M98090_EXTBUFB_WIDTH 1 |
| 442 | #define M98090_EXTBUFB_NUM (1<<M98090_EXTBUFB_WIDTH) |
| 443 | #define M98090_EXTMIC_MASK (3<<0) |
| 444 | #define M98090_EXTMIC_SHIFT 0 |
| 445 | #define M98090_EXTMIC1_SHIFT 0 |
| 446 | #define M98090_EXTMIC2_SHIFT 1 |
| 447 | #define M98090_EXTMIC_WIDTH 2 |
| 448 | #define M98090_EXTMIC_NONE (0<<0) |
| 449 | #define M98090_EXTMIC_MIC1 (1<<0) |
| 450 | #define M98090_EXTMIC_MIC2 (2<<0) |
| 451 | |
| 452 | /* |
| 453 | * M98090_REG_MIC1_INPUT_LEVEL |
| 454 | */ |
| 455 | #define M98090_MIC_PA1EN_MASK (3<<5) |
| 456 | #define M98090_MIC_PA1EN_SHIFT 5 |
| 457 | #define M98090_MIC_PA1EN_WIDTH 2 |
| 458 | #define M98090_MIC_PA1EN_NUM 3 |
| 459 | #define M98090_MIC_PGAM1_MASK (31<<0) |
| 460 | #define M98090_MIC_PGAM1_SHIFT 0 |
| 461 | #define M98090_MIC_PGAM1_WIDTH 5 |
| 462 | #define M98090_MIC_PGAM1_NUM 21 |
| 463 | |
| 464 | /* |
| 465 | * M98090_REG_MIC2_INPUT_LEVEL |
| 466 | */ |
| 467 | #define M98090_MIC_PA2EN_MASK (3<<5) |
| 468 | #define M98090_MIC_PA2EN_SHIFT 5 |
| 469 | #define M98090_MIC_PA2EN_WIDTH 2 |
| 470 | #define M98090_MIC_PA2EN_NUM 3 |
| 471 | #define M98090_MIC_PGAM2_MASK (31<<0) |
| 472 | #define M98090_MIC_PGAM2_SHIFT 0 |
| 473 | #define M98090_MIC_PGAM2_WIDTH 5 |
| 474 | #define M98090_MIC_PGAM2_NUM 21 |
| 475 | |
| 476 | /* |
| 477 | * M98090_REG_MIC_BIAS_VOLTAGE |
| 478 | */ |
| 479 | #define M98090_MBVSEL_MASK (3<<0) |
| 480 | #define M98090_MBVSEL_SHIFT 0 |
| 481 | #define M98090_MBVSEL_WIDTH 2 |
| 482 | #define M98090_MBVSEL_2V8 (3<<0) |
| 483 | #define M98090_MBVSEL_2V55 (2<<0) |
| 484 | #define M98090_MBVSEL_2V4 (1<<0) |
| 485 | #define M98090_MBVSEL_2V2 (0<<0) |
| 486 | |
| 487 | /* |
| 488 | * M98090_REG_DIGITAL_MIC_ENABLE |
| 489 | */ |
| 490 | #define M98090_MICCLK_MASK (7<<4) |
| 491 | #define M98090_MICCLK_SHIFT 4 |
| 492 | #define M98090_MICCLK_WIDTH 3 |
| 493 | #define M98090_DIGMIC4_MASK (1<<3) |
| 494 | #define M98090_DIGMIC4_SHIFT 3 |
| 495 | #define M98090_DIGMIC4_WIDTH 1 |
| 496 | #define M98090_DIGMIC4_NUM (1<<M98090_DIGMIC4_WIDTH) |
| 497 | #define M98090_DIGMIC3_MASK (1<<2) |
| 498 | #define M98090_DIGMIC3_SHIFT 2 |
| 499 | #define M98090_DIGMIC3_WIDTH 1 |
| 500 | #define M98090_DIGMIC3_NUM (1<<M98090_DIGMIC3_WIDTH) |
| 501 | #define M98090_DIGMICR_MASK (1<<1) |
| 502 | #define M98090_DIGMICR_SHIFT 1 |
| 503 | #define M98090_DIGMICR_WIDTH 1 |
| 504 | #define M98090_DIGMICR_NUM (1<<M98090_DIGMICR_WIDTH) |
| 505 | #define M98090_DIGMICL_MASK (1<<0) |
| 506 | #define M98090_DIGMICL_SHIFT 0 |
| 507 | #define M98090_DIGMICL_WIDTH 1 |
| 508 | #define M98090_DIGMICL_NUM (1<<M98090_DIGMICL_WIDTH) |
| 509 | |
| 510 | /* |
| 511 | * M98090_REG_DIGITAL_MIC_CONFIG |
| 512 | */ |
| 513 | #define M98090_DMIC_COMP_MASK (15<<4) |
| 514 | #define M98090_DMIC_COMP_SHIFT 4 |
| 515 | #define M98090_DMIC_COMP_WIDTH 4 |
| 516 | #define M98090_DMIC_COMP_NUM (1<<M98090_DMIC_COMP_WIDTH) |
| 517 | #define M98090_DMIC_FREQ_MASK (3<<0) |
| 518 | #define M98090_DMIC_FREQ_SHIFT 0 |
| 519 | #define M98090_DMIC_FREQ_WIDTH 2 |
| 520 | |
| 521 | /* |
| 522 | * M98090_REG_LEFT_ADC_MIXER |
| 523 | */ |
| 524 | #define M98090_MIXADL_MIC2_MASK (1<<6) |
| 525 | #define M98090_MIXADL_MIC2_SHIFT 6 |
| 526 | #define M98090_MIXADL_MIC2_WIDTH 1 |
| 527 | #define M98090_MIXADL_MIC1_MASK (1<<5) |
| 528 | #define M98090_MIXADL_MIC1_SHIFT 5 |
| 529 | #define M98090_MIXADL_MIC1_WIDTH 1 |
| 530 | #define M98090_MIXADL_LINEB_MASK (1<<4) |
| 531 | #define M98090_MIXADL_LINEB_SHIFT 4 |
| 532 | #define M98090_MIXADL_LINEB_WIDTH 1 |
| 533 | #define M98090_MIXADL_LINEA_MASK (1<<3) |
| 534 | #define M98090_MIXADL_LINEA_SHIFT 3 |
| 535 | #define M98090_MIXADL_LINEA_WIDTH 1 |
| 536 | #define M98090_MIXADL_IN65DIFF_MASK (1<<2) |
| 537 | #define M98090_MIXADL_IN65DIFF_SHIFT 2 |
| 538 | #define M98090_MIXADL_IN65DIFF_WIDTH 1 |
| 539 | #define M98090_MIXADL_IN34DIFF_MASK (1<<1) |
| 540 | #define M98090_MIXADL_IN34DIFF_SHIFT 1 |
| 541 | #define M98090_MIXADL_IN34DIFF_WIDTH 1 |
| 542 | #define M98090_MIXADL_IN12DIFF_MASK (1<<0) |
| 543 | #define M98090_MIXADL_IN12DIFF_SHIFT 0 |
| 544 | #define M98090_MIXADL_IN12DIFF_WIDTH 1 |
| 545 | #define M98090_MIXADL_MASK (255<<0) |
| 546 | #define M98090_MIXADL_SHIFT 0 |
| 547 | #define M98090_MIXADL_WIDTH 8 |
| 548 | |
| 549 | /* |
| 550 | * M98090_REG_RIGHT_ADC_MIXER |
| 551 | */ |
| 552 | #define M98090_MIXADR_MIC2_MASK (1<<6) |
| 553 | #define M98090_MIXADR_MIC2_SHIFT 6 |
| 554 | #define M98090_MIXADR_MIC2_WIDTH 1 |
| 555 | #define M98090_MIXADR_MIC1_MASK (1<<5) |
| 556 | #define M98090_MIXADR_MIC1_SHIFT 5 |
| 557 | #define M98090_MIXADR_MIC1_WIDTH 1 |
| 558 | #define M98090_MIXADR_LINEB_MASK (1<<4) |
| 559 | #define M98090_MIXADR_LINEB_SHIFT 4 |
| 560 | #define M98090_MIXADR_LINEB_WIDTH 1 |
| 561 | #define M98090_MIXADR_LINEA_MASK (1<<3) |
| 562 | #define M98090_MIXADR_LINEA_SHIFT 3 |
| 563 | #define M98090_MIXADR_LINEA_WIDTH 1 |
| 564 | #define M98090_MIXADR_IN65DIFF_MASK (1<<2) |
| 565 | #define M98090_MIXADR_IN65DIFF_SHIFT 2 |
| 566 | #define M98090_MIXADR_IN65DIFF_WIDTH 1 |
| 567 | #define M98090_MIXADR_IN34DIFF_MASK (1<<1) |
| 568 | #define M98090_MIXADR_IN34DIFF_SHIFT 1 |
| 569 | #define M98090_MIXADR_IN34DIFF_WIDTH 1 |
| 570 | #define M98090_MIXADR_IN12DIFF_MASK (1<<0) |
| 571 | #define M98090_MIXADR_IN12DIFF_SHIFT 0 |
| 572 | #define M98090_MIXADR_IN12DIFF_WIDTH 1 |
| 573 | #define M98090_MIXADR_MASK (255<<0) |
| 574 | #define M98090_MIXADR_SHIFT 0 |
| 575 | #define M98090_MIXADR_WIDTH 8 |
| 576 | |
| 577 | /* |
| 578 | * M98090_REG_LEFT_ADC_LEVEL |
| 579 | */ |
| 580 | #define M98090_AVLG_MASK (7<<4) |
| 581 | #define M98090_AVLG_SHIFT 4 |
| 582 | #define M98090_AVLG_WIDTH 3 |
| 583 | #define M98090_AVLG_NUM (1<<M98090_AVLG_WIDTH) |
| 584 | #define M98090_AVL_MASK (15<<0) |
| 585 | #define M98090_AVL_SHIFT 0 |
| 586 | #define M98090_AVL_WIDTH 4 |
| 587 | #define M98090_AVL_NUM (1<<M98090_AVL_WIDTH) |
| 588 | |
| 589 | /* |
| 590 | * M98090_REG_RIGHT_ADC_LEVEL |
| 591 | */ |
| 592 | #define M98090_AVRG_MASK (7<<4) |
| 593 | #define M98090_AVRG_SHIFT 4 |
| 594 | #define M98090_AVRG_WIDTH 3 |
| 595 | #define M98090_AVRG_NUM (1<<M98090_AVRG_WIDTH) |
| 596 | #define M98090_AVR_MASK (15<<0) |
| 597 | #define M98090_AVR_SHIFT 0 |
| 598 | #define M98090_AVR_WIDTH 4 |
| 599 | #define M98090_AVR_NUM (1<<M98090_AVR_WIDTH) |
| 600 | |
| 601 | /* |
| 602 | * M98090_REG_ADC_BIQUAD_LEVEL |
| 603 | */ |
| 604 | #define M98090_AVBQ_MASK (15<<0) |
| 605 | #define M98090_AVBQ_SHIFT 0 |
| 606 | #define M98090_AVBQ_WIDTH 4 |
| 607 | #define M98090_AVBQ_NUM (1<<M98090_AVBQ_WIDTH) |
| 608 | |
| 609 | /* |
| 610 | * M98090_REG_ADC_SIDETONE |
| 611 | */ |
| 612 | #define M98090_DSTSR_MASK (1<<7) |
| 613 | #define M98090_DSTSR_SHIFT 7 |
| 614 | #define M98090_DSTSR_WIDTH 1 |
| 615 | #define M98090_DSTSL_MASK (1<<6) |
| 616 | #define M98090_DSTSL_SHIFT 6 |
| 617 | #define M98090_DSTSL_WIDTH 1 |
| 618 | #define M98090_DVST_MASK (31<<0) |
| 619 | #define M98090_DVST_SHIFT 0 |
| 620 | #define M98090_DVST_WIDTH 5 |
| 621 | #define M98090_DVST_NUM 31 |
| 622 | |
| 623 | /* |
| 624 | * M98090_REG_SYSTEM_CLOCK |
| 625 | */ |
| 626 | #define M98090_PSCLK_MASK (3<<4) |
| 627 | #define M98090_PSCLK_SHIFT 4 |
| 628 | #define M98090_PSCLK_WIDTH 2 |
| 629 | #define M98090_PSCLK_DISABLED (0<<4) |
| 630 | #define M98090_PSCLK_DIV1 (1<<4) |
| 631 | #define M98090_PSCLK_DIV2 (2<<4) |
| 632 | #define M98090_PSCLK_DIV4 (3<<4) |
| 633 | |
| 634 | /* |
| 635 | * M98090_REG_CLOCK_MODE |
| 636 | */ |
| 637 | #define M98090_FREQ_MASK (15<<4) |
| 638 | #define M98090_FREQ_SHIFT 4 |
| 639 | #define M98090_FREQ_WIDTH 4 |
| 640 | #define M98090_USE_M1_MASK (1<<0) |
| 641 | #define M98090_USE_M1_SHIFT 0 |
| 642 | #define M98090_USE_M1_WIDTH 1 |
| 643 | #define M98090_USE_M1_NUM (1<<M98090_USE_M1_WIDTH) |
| 644 | |
| 645 | /* |
| 646 | * M98090_REG_CLOCK_RATIO_NI_MSB |
| 647 | */ |
| 648 | #define M98090_NI_HI_MASK (127<<0) |
| 649 | #define M98090_NI_HI_SHIFT 0 |
| 650 | #define M98090_NI_HI_WIDTH 7 |
| 651 | #define M98090_NI_HI_NUM (1<<M98090_NI_HI_WIDTH) |
| 652 | |
| 653 | /* |
| 654 | * M98090_REG_CLOCK_RATIO_NI_LSB |
| 655 | */ |
| 656 | #define M98090_NI_LO_MASK (255<<0) |
| 657 | #define M98090_NI_LO_SHIFT 0 |
| 658 | #define M98090_NI_LO_WIDTH 8 |
| 659 | #define M98090_NI_LO_NUM (1<<M98090_NI_LO_WIDTH) |
| 660 | |
| 661 | /* |
| 662 | * M98090_REG_CLOCK_RATIO_MI_MSB |
| 663 | */ |
| 664 | #define M98090_MI_HI_MASK (255<<0) |
| 665 | #define M98090_MI_HI_SHIFT 0 |
| 666 | #define M98090_MI_HI_WIDTH 8 |
| 667 | #define M98090_MI_HI_NUM (1<<M98090_MI_HI_WIDTH) |
| 668 | |
| 669 | /* |
| 670 | * M98090_REG_CLOCK_RATIO_MI_LSB |
| 671 | */ |
| 672 | #define M98090_MI_LO_MASK (255<<0) |
| 673 | #define M98090_MI_LO_SHIFT 0 |
| 674 | #define M98090_MI_LO_WIDTH 8 |
| 675 | #define M98090_MI_LO_NUM (1<<M98090_MI_LO_WIDTH) |
| 676 | |
| 677 | /* |
| 678 | * M98090_REG_MASTER_MODE |
| 679 | */ |
| 680 | #define M98090_MAS_MASK (1<<7) |
| 681 | #define M98090_MAS_SHIFT 7 |
| 682 | #define M98090_MAS_WIDTH 1 |
| 683 | #define M98090_BSEL_MASK (1<<0) |
| 684 | #define M98090_BSEL_SHIFT 0 |
| 685 | #define M98090_BSEL_WIDTH 1 |
| 686 | #define M98090_BSEL_32 (1<<0) |
| 687 | #define M98090_BSEL_48 (2<<0) |
| 688 | #define M98090_BSEL_64 (3<<0) |
| 689 | |
| 690 | /* |
| 691 | * M98090_REG_INTERFACE_FORMAT |
| 692 | */ |
| 693 | #define M98090_RJ_MASK (1<<5) |
| 694 | #define M98090_RJ_SHIFT 5 |
| 695 | #define M98090_RJ_WIDTH 1 |
| 696 | #define M98090_WCI_MASK (1<<4) |
| 697 | #define M98090_WCI_SHIFT 4 |
| 698 | #define M98090_WCI_WIDTH 1 |
| 699 | #define M98090_BCI_MASK (1<<3) |
| 700 | #define M98090_BCI_SHIFT 3 |
| 701 | #define M98090_BCI_WIDTH 1 |
| 702 | #define M98090_DLY_MASK (1<<2) |
| 703 | #define M98090_DLY_SHIFT 2 |
| 704 | #define M98090_DLY_WIDTH 1 |
| 705 | #define M98090_WS_MASK (3<<0) |
| 706 | #define M98090_WS_SHIFT 0 |
| 707 | #define M98090_WS_WIDTH 2 |
| 708 | #define M98090_WS_NUM (1<<M98090_WS_WIDTH) |
| 709 | |
| 710 | /* |
| 711 | * M98090_REG_TDM_CONTROL |
| 712 | */ |
| 713 | #define M98090_FSW_MASK (1<<1) |
| 714 | #define M98090_FSW_SHIFT 1 |
| 715 | #define M98090_FSW_WIDTH 1 |
| 716 | #define M98090_TDM_MASK (1<<0) |
| 717 | #define M98090_TDM_SHIFT 0 |
| 718 | #define M98090_TDM_WIDTH 1 |
| 719 | #define M98090_TDM_NUM (1<<M98090_TDM_WIDTH) |
| 720 | |
| 721 | /* |
| 722 | * M98090_REG_TDM_FORMAT |
| 723 | */ |
| 724 | #define M98090_TDM_SLOTL_MASK (3<<6) |
| 725 | #define M98090_TDM_SLOTL_SHIFT 6 |
| 726 | #define M98090_TDM_SLOTL_WIDTH 2 |
| 727 | #define M98090_TDM_SLOTL_NUM (1<<M98090_TDM_SLOTL_WIDTH) |
| 728 | #define M98090_TDM_SLOTR_MASK (3<<4) |
| 729 | #define M98090_TDM_SLOTR_SHIFT 4 |
| 730 | #define M98090_TDM_SLOTR_WIDTH 2 |
| 731 | #define M98090_TDM_SLOTR_NUM (1<<M98090_TDM_SLOTR_WIDTH) |
| 732 | #define M98090_TDM_SLOTDLY_MASK (15<<0) |
| 733 | #define M98090_TDM_SLOTDLY_SHIFT 0 |
| 734 | #define M98090_TDM_SLOTDLY_WIDTH 4 |
| 735 | #define M98090_TDM_SLOTDLY_NUM (1<<M98090_TDM_SLOTDLY_WIDTH) |
| 736 | |
| 737 | /* |
| 738 | * M98090_REG_IO_CONFIGURATION |
| 739 | */ |
| 740 | #define M98090_LTEN_MASK (1<<5) |
| 741 | #define M98090_LTEN_SHIFT 5 |
| 742 | #define M98090_LTEN_WIDTH 1 |
| 743 | #define M98090_LTEN_NUM (1<<M98090_LTEN_WIDTH) |
| 744 | #define M98090_LBEN_MASK (1<<4) |
| 745 | #define M98090_LBEN_SHIFT 4 |
| 746 | #define M98090_LBEN_WIDTH 1 |
| 747 | #define M98090_LBEN_NUM (1<<M98090_LBEN_WIDTH) |
| 748 | #define M98090_DMONO_MASK (1<<3) |
| 749 | #define M98090_DMONO_SHIFT 3 |
| 750 | #define M98090_DMONO_WIDTH 1 |
| 751 | #define M98090_DMONO_NUM (1<<M98090_DMONO_WIDTH) |
| 752 | #define M98090_HIZOFF_MASK (1<<2) |
| 753 | #define M98090_HIZOFF_SHIFT 2 |
| 754 | #define M98090_HIZOFF_WIDTH 1 |
| 755 | #define M98090_HIZOFF_NUM (1<<M98090_HIZOFF_WIDTH) |
| 756 | #define M98090_SDOEN_MASK (1<<1) |
| 757 | #define M98090_SDOEN_SHIFT 1 |
| 758 | #define M98090_SDOEN_WIDTH 1 |
| 759 | #define M98090_SDOEN_NUM (1<<M98090_SDOEN_WIDTH) |
| 760 | #define M98090_SDIEN_MASK (1<<0) |
| 761 | #define M98090_SDIEN_SHIFT 0 |
| 762 | #define M98090_SDIEN_WIDTH 1 |
| 763 | #define M98090_SDIEN_NUM (1<<M98090_SDIEN_WIDTH) |
| 764 | |
| 765 | /* |
| 766 | * M98090_REG_FILTER_CONFIG |
| 767 | */ |
| 768 | #define M98090_MODE_MASK (1<<7) |
| 769 | #define M98090_MODE_SHIFT 7 |
| 770 | #define M98090_MODE_WIDTH 1 |
| 771 | #define M98090_AHPF_MASK (1<<6) |
| 772 | #define M98090_AHPF_SHIFT 6 |
| 773 | #define M98090_AHPF_WIDTH 1 |
| 774 | #define M98090_AHPF_NUM (1<<M98090_AHPF_WIDTH) |
| 775 | #define M98090_DHPF_MASK (1<<5) |
| 776 | #define M98090_DHPF_SHIFT 5 |
| 777 | #define M98090_DHPF_WIDTH 1 |
| 778 | #define M98090_DHPF_NUM (1<<M98090_DHPF_WIDTH) |
| 779 | #define M98090_DHF_MASK (1<<4) |
| 780 | #define M98090_DHF_SHIFT 4 |
| 781 | #define M98090_DHF_WIDTH 1 |
| 782 | #define M98090_FLT_DMIC34MODE_MASK (1<<3) |
| 783 | #define M98090_FLT_DMIC34MODE_SHIFT 3 |
| 784 | #define M98090_FLT_DMIC34MODE_WIDTH 1 |
| 785 | #define M98090_FLT_DMIC34HPF_MASK (1<<2) |
| 786 | #define M98090_FLT_DMIC34HPF_SHIFT 2 |
| 787 | #define M98090_FLT_DMIC34HPF_WIDTH 1 |
| 788 | #define M98090_FLT_DMIC34HPF_NUM (1<<M98090_FLT_DMIC34HPF_WIDTH) |
| 789 | |
| 790 | /* |
| 791 | * M98090_REG_DAI_PLAYBACK_LEVEL |
| 792 | */ |
| 793 | #define M98090_DVM_MASK (1<<7) |
| 794 | #define M98090_DVM_SHIFT 7 |
| 795 | #define M98090_DVM_WIDTH 1 |
| 796 | #define M98090_DVG_MASK (3<<4) |
| 797 | #define M98090_DVG_SHIFT 4 |
| 798 | #define M98090_DVG_WIDTH 2 |
| 799 | #define M98090_DVG_NUM (1<<M98090_DVG_WIDTH) |
| 800 | #define M98090_DV_MASK (15<<0) |
| 801 | #define M98090_DV_SHIFT 0 |
| 802 | #define M98090_DV_WIDTH 4 |
| 803 | #define M98090_DV_NUM (1<<M98090_DV_WIDTH) |
| 804 | |
| 805 | /* |
| 806 | * M98090_REG_DAI_PLAYBACK_LEVEL_EQ |
| 807 | */ |
| 808 | #define M98090_EQCLPN_MASK (1<<4) |
| 809 | #define M98090_EQCLPN_SHIFT 4 |
| 810 | #define M98090_EQCLPN_WIDTH 1 |
| 811 | #define M98090_EQCLPN_NUM (1<<M98090_EQCLPN_WIDTH) |
| 812 | #define M98090_DVEQ_MASK (15<<0) |
| 813 | #define M98090_DVEQ_SHIFT 0 |
| 814 | #define M98090_DVEQ_WIDTH 4 |
| 815 | #define M98090_DVEQ_NUM (1<<M98090_DVEQ_WIDTH) |
| 816 | |
| 817 | /* |
| 818 | * M98090_REG_LEFT_HP_MIXER |
| 819 | */ |
| 820 | #define M98090_MIXHPL_MIC2_MASK (1<<5) |
| 821 | #define M98090_MIXHPL_MIC2_SHIFT 5 |
| 822 | #define M98090_MIXHPL_MIC2_WIDTH 1 |
| 823 | #define M98090_MIXHPL_MIC1_MASK (1<<4) |
| 824 | #define M98090_MIXHPL_MIC1_SHIFT 4 |
| 825 | #define M98090_MIXHPL_MIC1_WIDTH 1 |
| 826 | #define M98090_MIXHPL_LINEB_MASK (1<<3) |
| 827 | #define M98090_MIXHPL_LINEB_SHIFT 3 |
| 828 | #define M98090_MIXHPL_LINEB_WIDTH 1 |
| 829 | #define M98090_MIXHPL_LINEA_MASK (1<<2) |
| 830 | #define M98090_MIXHPL_LINEA_SHIFT 2 |
| 831 | #define M98090_MIXHPL_LINEA_WIDTH 1 |
| 832 | #define M98090_MIXHPL_DACR_MASK (1<<1) |
| 833 | #define M98090_MIXHPL_DACR_SHIFT 1 |
| 834 | #define M98090_MIXHPL_DACR_WIDTH 1 |
| 835 | #define M98090_MIXHPL_DACL_MASK (1<<0) |
| 836 | #define M98090_MIXHPL_DACL_SHIFT 0 |
| 837 | #define M98090_MIXHPL_DACL_WIDTH 1 |
| 838 | #define M98090_MIXHPL_MASK (63<<0) |
| 839 | #define M98090_MIXHPL_SHIFT 0 |
| 840 | #define M98090_MIXHPL_WIDTH 6 |
| 841 | |
| 842 | /* |
| 843 | * M98090_REG_RIGHT_HP_MIXER |
| 844 | */ |
| 845 | #define M98090_MIXHPR_MIC2_MASK (1<<5) |
| 846 | #define M98090_MIXHPR_MIC2_SHIFT 5 |
| 847 | #define M98090_MIXHPR_MIC2_WIDTH 1 |
| 848 | #define M98090_MIXHPR_MIC1_MASK (1<<4) |
| 849 | #define M98090_MIXHPR_MIC1_SHIFT 4 |
| 850 | #define M98090_MIXHPR_MIC1_WIDTH 1 |
| 851 | #define M98090_MIXHPR_LINEB_MASK (1<<3) |
| 852 | #define M98090_MIXHPR_LINEB_SHIFT 3 |
| 853 | #define M98090_MIXHPR_LINEB_WIDTH 1 |
| 854 | #define M98090_MIXHPR_LINEA_MASK (1<<2) |
| 855 | #define M98090_MIXHPR_LINEA_SHIFT 2 |
| 856 | #define M98090_MIXHPR_LINEA_WIDTH 1 |
| 857 | #define M98090_MIXHPR_DACR_MASK (1<<1) |
| 858 | #define M98090_MIXHPR_DACR_SHIFT 1 |
| 859 | #define M98090_MIXHPR_DACR_WIDTH 1 |
| 860 | #define M98090_MIXHPR_DACL_MASK (1<<0) |
| 861 | #define M98090_MIXHPR_DACL_SHIFT 0 |
| 862 | #define M98090_MIXHPR_DACL_WIDTH 1 |
| 863 | #define M98090_MIXHPR_MASK (63<<0) |
| 864 | #define M98090_MIXHPR_SHIFT 0 |
| 865 | #define M98090_MIXHPR_WIDTH 6 |
| 866 | |
| 867 | /* |
| 868 | * M98090_REG_HP_CONTROL |
| 869 | */ |
| 870 | #define M98090_MIXHPRSEL_MASK (1<<5) |
| 871 | #define M98090_MIXHPRSEL_SHIFT 5 |
| 872 | #define M98090_MIXHPRSEL_WIDTH 1 |
| 873 | #define M98090_MIXHPLSEL_MASK (1<<4) |
| 874 | #define M98090_MIXHPLSEL_SHIFT 4 |
| 875 | #define M98090_MIXHPLSEL_WIDTH 1 |
| 876 | #define M98090_MIXHPRG_MASK (3<<2) |
| 877 | #define M98090_MIXHPRG_SHIFT 2 |
| 878 | #define M98090_MIXHPRG_WIDTH 2 |
| 879 | #define M98090_MIXHPRG_NUM (1<<M98090_MIXHPRG_WIDTH) |
| 880 | #define M98090_MIXHPLG_MASK (3<<0) |
| 881 | #define M98090_MIXHPLG_SHIFT 0 |
| 882 | #define M98090_MIXHPLG_WIDTH 2 |
| 883 | #define M98090_MIXHPLG_NUM (1<<M98090_MIXHPLG_WIDTH) |
| 884 | |
| 885 | /* |
| 886 | * M98090_REG_LEFT_HP_VOLUME |
| 887 | */ |
| 888 | #define M98090_HPLM_MASK (1<<7) |
| 889 | #define M98090_HPLM_SHIFT 7 |
| 890 | #define M98090_HPLM_WIDTH 1 |
| 891 | #define M98090_HPVOLL_MASK (31<<0) |
| 892 | #define M98090_HPVOLL_SHIFT 0 |
| 893 | #define M98090_HPVOLL_WIDTH 5 |
| 894 | #define M98090_HPVOLL_NUM (1<<M98090_HPVOLL_WIDTH) |
| 895 | |
| 896 | /* |
| 897 | * M98090_REG_RIGHT_HP_VOLUME |
| 898 | */ |
| 899 | #define M98090_HPRM_MASK (1<<7) |
| 900 | #define M98090_HPRM_SHIFT 7 |
| 901 | #define M98090_HPRM_WIDTH 1 |
| 902 | #define M98090_HPVOLR_MASK (31<<0) |
| 903 | #define M98090_HPVOLR_SHIFT 0 |
| 904 | #define M98090_HPVOLR_WIDTH 5 |
| 905 | #define M98090_HPVOLR_NUM (1<<M98090_HPVOLR_WIDTH) |
| 906 | |
| 907 | /* |
| 908 | * M98090_REG_LEFT_SPK_MIXER |
| 909 | */ |
| 910 | #define M98090_MIXSPL_MIC2_MASK (1<<5) |
| 911 | #define M98090_MIXSPL_MIC2_SHIFT 5 |
| 912 | #define M98090_MIXSPL_MIC2_WIDTH 1 |
| 913 | #define M98090_MIXSPL_MIC1_MASK (1<<4) |
| 914 | #define M98090_MIXSPL_MIC1_SHIFT 4 |
| 915 | #define M98090_MIXSPL_MIC1_WIDTH 1 |
| 916 | #define M98090_MIXSPL_LINEB_MASK (1<<3) |
| 917 | #define M98090_MIXSPL_LINEB_SHIFT 3 |
| 918 | #define M98090_MIXSPL_LINEB_WIDTH 1 |
| 919 | #define M98090_MIXSPL_LINEA_MASK (1<<2) |
| 920 | #define M98090_MIXSPL_LINEA_SHIFT 2 |
| 921 | #define M98090_MIXSPL_LINEA_WIDTH 1 |
| 922 | #define M98090_MIXSPL_DACR_MASK (1<<1) |
| 923 | #define M98090_MIXSPL_DACR_SHIFT 1 |
| 924 | #define M98090_MIXSPL_DACR_WIDTH 1 |
| 925 | #define M98090_MIXSPL_DACL_MASK (1<<0) |
| 926 | #define M98090_MIXSPL_DACL_SHIFT 0 |
| 927 | #define M98090_MIXSPL_DACL_WIDTH 1 |
| 928 | #define M98090_MIXSPL_MASK (63<<0) |
| 929 | #define M98090_MIXSPL_SHIFT 0 |
| 930 | #define M98090_MIXSPL_WIDTH 6 |
| 931 | #define M98090_MIXSPR_DACR_MASK (1<<1) |
| 932 | #define M98090_MIXSPR_DACR_SHIFT 1 |
| 933 | #define M98090_MIXSPR_DACR_WIDTH 1 |
| 934 | |
| 935 | |
| 936 | /* |
| 937 | * M98090_REG_RIGHT_SPK_MIXER |
| 938 | */ |
| 939 | #define M98090_SPK_SLAVE_MASK (1<<6) |
| 940 | #define M98090_SPK_SLAVE_SHIFT 6 |
| 941 | #define M98090_SPK_SLAVE_WIDTH 1 |
| 942 | #define M98090_MIXSPR_MIC2_MASK (1<<5) |
| 943 | #define M98090_MIXSPR_MIC2_SHIFT 5 |
| 944 | #define M98090_MIXSPR_MIC2_WIDTH 1 |
| 945 | #define M98090_MIXSPR_MIC1_MASK (1<<4) |
| 946 | #define M98090_MIXSPR_MIC1_SHIFT 4 |
| 947 | #define M98090_MIXSPR_MIC1_WIDTH 1 |
| 948 | #define M98090_MIXSPR_LINEB_MASK (1<<3) |
| 949 | #define M98090_MIXSPR_LINEB_SHIFT 3 |
| 950 | #define M98090_MIXSPR_LINEB_WIDTH 1 |
| 951 | #define M98090_MIXSPR_LINEA_MASK (1<<2) |
| 952 | #define M98090_MIXSPR_LINEA_SHIFT 2 |
| 953 | #define M98090_MIXSPR_LINEA_WIDTH 1 |
| 954 | #define M98090_MIXSPR_DACR_MASK (1<<1) |
| 955 | #define M98090_MIXSPR_DACR_SHIFT 1 |
| 956 | #define M98090_MIXSPR_DACR_WIDTH 1 |
| 957 | #define M98090_MIXSPR_DACL_MASK (1<<0) |
| 958 | #define M98090_MIXSPR_DACL_SHIFT 0 |
| 959 | #define M98090_MIXSPR_DACL_WIDTH 1 |
| 960 | #define M98090_MIXSPR_MASK (63<<0) |
| 961 | #define M98090_MIXSPR_SHIFT 0 |
| 962 | #define M98090_MIXSPR_WIDTH 6 |
| 963 | |
| 964 | /* |
| 965 | * M98090_REG_SPK_CONTROL |
| 966 | */ |
| 967 | #define M98090_MIXSPRG_MASK (3<<2) |
| 968 | #define M98090_MIXSPRG_SHIFT 2 |
| 969 | #define M98090_MIXSPRG_WIDTH 2 |
| 970 | #define M98090_MIXSPRG_NUM (1<<M98090_MIXSPRG_WIDTH) |
| 971 | #define M98090_MIXSPLG_MASK (3<<0) |
| 972 | #define M98090_MIXSPLG_SHIFT 0 |
| 973 | #define M98090_MIXSPLG_WIDTH 2 |
| 974 | #define M98090_MIXSPLG_NUM (1<<M98090_MIXSPLG_WIDTH) |
| 975 | |
| 976 | /* |
| 977 | * M98090_REG_LEFT_SPK_VOLUME |
| 978 | */ |
| 979 | #define M98090_SPLM_MASK (1<<7) |
| 980 | #define M98090_SPLM_SHIFT 7 |
| 981 | #define M98090_SPLM_WIDTH 1 |
| 982 | #define M98090_SPVOLL_MASK (63<<0) |
| 983 | #define M98090_SPVOLL_SHIFT 0 |
| 984 | #define M98090_SPVOLL_WIDTH 6 |
| 985 | #define M98090_SPVOLL_NUM 40 |
| 986 | |
| 987 | /* |
| 988 | * M98090_REG_RIGHT_SPK_VOLUME |
| 989 | */ |
| 990 | #define M98090_SPRM_MASK (1<<7) |
| 991 | #define M98090_SPRM_SHIFT 7 |
| 992 | #define M98090_SPRM_WIDTH 1 |
| 993 | #define M98090_SPVOLR_MASK (63<<0) |
| 994 | #define M98090_SPVOLR_SHIFT 0 |
| 995 | #define M98090_SPVOLR_WIDTH 6 |
| 996 | #define M98090_SPVOLR_NUM 40 |
| 997 | |
| 998 | /* |
| 999 | * M98090_REG_DRC_TIMING |
| 1000 | */ |
| 1001 | #define M98090_DRCEN_MASK (1<<7) |
| 1002 | #define M98090_DRCEN_SHIFT 7 |
| 1003 | #define M98090_DRCEN_WIDTH 1 |
| 1004 | #define M98090_DRCEN_NUM (1<<M98090_DRCEN_WIDTH) |
| 1005 | #define M98090_DRCRLS_MASK (7<<4) |
| 1006 | #define M98090_DRCRLS_SHIFT 4 |
| 1007 | #define M98090_DRCRLS_WIDTH 3 |
| 1008 | #define M98090_DRCATK_MASK (7<<0) |
| 1009 | #define M98090_DRCATK_SHIFT 0 |
| 1010 | #define M98090_DRCATK_WIDTH 3 |
| 1011 | |
| 1012 | /* |
| 1013 | * M98090_REG_DRC_COMPRESSOR |
| 1014 | */ |
| 1015 | #define M98090_DRCCMP_MASK (7<<5) |
| 1016 | #define M98090_DRCCMP_SHIFT 5 |
| 1017 | #define M98090_DRCCMP_WIDTH 3 |
| 1018 | #define M98090_DRCTHC_MASK (31<<0) |
| 1019 | #define M98090_DRCTHC_SHIFT 0 |
| 1020 | #define M98090_DRCTHC_WIDTH 5 |
| 1021 | #define M98090_DRCTHC_NUM (1<<M98090_DRCTHC_WIDTH) |
| 1022 | |
| 1023 | /* |
| 1024 | * M98090_REG_DRC_EXPANDER |
| 1025 | */ |
| 1026 | #define M98090_DRCEXP_MASK (7<<5) |
| 1027 | #define M98090_DRCEXP_SHIFT 5 |
| 1028 | #define M98090_DRCEXP_WIDTH 3 |
| 1029 | #define M98090_DRCTHE_MASK (31<<0) |
| 1030 | #define M98090_DRCTHE_SHIFT 0 |
| 1031 | #define M98090_DRCTHE_WIDTH 5 |
| 1032 | #define M98090_DRCTHE_NUM (1<<M98090_DRCTHE_WIDTH) |
| 1033 | |
| 1034 | /* |
| 1035 | * M98090_REG_DRC_GAIN |
| 1036 | */ |
| 1037 | #define M98090_DRCG_MASK (31<<0) |
| 1038 | #define M98090_DRCG_SHIFT 0 |
| 1039 | #define M98090_DRCG_WIDTH 5 |
| 1040 | #define M98090_DRCG_NUM 13 |
| 1041 | |
| 1042 | /* |
| 1043 | * M98090_REG_RCV_LOUTL_MIXER |
| 1044 | */ |
| 1045 | #define M98090_MIXRCVL_MIC2_MASK (1<<5) |
| 1046 | #define M98090_MIXRCVL_MIC2_SHIFT 5 |
| 1047 | #define M98090_MIXRCVL_MIC2_WIDTH 1 |
| 1048 | #define M98090_MIXRCVL_MIC1_MASK (1<<4) |
| 1049 | #define M98090_MIXRCVL_MIC1_SHIFT 4 |
| 1050 | #define M98090_MIXRCVL_MIC1_WIDTH 1 |
| 1051 | #define M98090_MIXRCVL_LINEB_MASK (1<<3) |
| 1052 | #define M98090_MIXRCVL_LINEB_SHIFT 3 |
| 1053 | #define M98090_MIXRCVL_LINEB_WIDTH 1 |
| 1054 | #define M98090_MIXRCVL_LINEA_MASK (1<<2) |
| 1055 | #define M98090_MIXRCVL_LINEA_SHIFT 2 |
| 1056 | #define M98090_MIXRCVL_LINEA_WIDTH 1 |
| 1057 | #define M98090_MIXRCVL_DACR_MASK (1<<1) |
| 1058 | #define M98090_MIXRCVL_DACR_SHIFT 1 |
| 1059 | #define M98090_MIXRCVL_DACR_WIDTH 1 |
| 1060 | #define M98090_MIXRCVL_DACL_MASK (1<<0) |
| 1061 | #define M98090_MIXRCVL_DACL_SHIFT 0 |
| 1062 | #define M98090_MIXRCVL_DACL_WIDTH 1 |
| 1063 | #define M98090_MIXRCVL_MASK (63<<0) |
| 1064 | #define M98090_MIXRCVL_SHIFT 0 |
| 1065 | #define M98090_MIXRCVL_WIDTH 6 |
| 1066 | |
| 1067 | /* |
| 1068 | * M98090_REG_RCV_LOUTL_CONTROL |
| 1069 | */ |
| 1070 | #define M98090_MIXRCVLG_MASK (3<<0) |
| 1071 | #define M98090_MIXRCVLG_SHIFT 0 |
| 1072 | #define M98090_MIXRCVLG_WIDTH 2 |
| 1073 | #define M98090_MIXRCVLG_NUM (1<<M98090_MIXRCVLG_WIDTH) |
| 1074 | |
| 1075 | /* |
| 1076 | * M98090_REG_RCV_LOUTL_VOLUME |
| 1077 | */ |
| 1078 | #define M98090_RCVLM_MASK (1<<7) |
| 1079 | #define M98090_RCVLM_SHIFT 7 |
| 1080 | #define M98090_RCVLM_WIDTH 1 |
| 1081 | #define M98090_RCVLVOL_MASK (31<<0) |
| 1082 | #define M98090_RCVLVOL_SHIFT 0 |
| 1083 | #define M98090_RCVLVOL_WIDTH 5 |
| 1084 | #define M98090_RCVLVOL_NUM (1<<M98090_RCVLVOL_WIDTH) |
| 1085 | |
| 1086 | /* |
| 1087 | * M98090_REG_LOUTR_MIXER |
| 1088 | */ |
| 1089 | #define M98090_LINMOD_MASK (1<<7) |
| 1090 | #define M98090_LINMOD_SHIFT 7 |
| 1091 | #define M98090_LINMOD_WIDTH 1 |
| 1092 | #define M98090_MIXRCVR_MIC2_MASK (1<<5) |
| 1093 | #define M98090_MIXRCVR_MIC2_SHIFT 5 |
| 1094 | #define M98090_MIXRCVR_MIC2_WIDTH 1 |
| 1095 | #define M98090_MIXRCVR_MIC1_MASK (1<<4) |
| 1096 | #define M98090_MIXRCVR_MIC1_SHIFT 4 |
| 1097 | #define M98090_MIXRCVR_MIC1_WIDTH 1 |
| 1098 | #define M98090_MIXRCVR_LINEB_MASK (1<<3) |
| 1099 | #define M98090_MIXRCVR_LINEB_SHIFT 3 |
| 1100 | #define M98090_MIXRCVR_LINEB_WIDTH 1 |
| 1101 | #define M98090_MIXRCVR_LINEA_MASK (1<<2) |
| 1102 | #define M98090_MIXRCVR_LINEA_SHIFT 2 |
| 1103 | #define M98090_MIXRCVR_LINEA_WIDTH 1 |
| 1104 | #define M98090_MIXRCVR_DACR_MASK (1<<1) |
| 1105 | #define M98090_MIXRCVR_DACR_SHIFT 1 |
| 1106 | #define M98090_MIXRCVR_DACR_WIDTH 1 |
| 1107 | #define M98090_MIXRCVR_DACL_MASK (1<<0) |
| 1108 | #define M98090_MIXRCVR_DACL_SHIFT 0 |
| 1109 | #define M98090_MIXRCVR_DACL_WIDTH 1 |
| 1110 | #define M98090_MIXRCVR_MASK (63<<0) |
| 1111 | #define M98090_MIXRCVR_SHIFT 0 |
| 1112 | #define M98090_MIXRCVR_WIDTH 6 |
| 1113 | |
| 1114 | /* |
| 1115 | * M98090_REG_LOUTR_CONTROL |
| 1116 | */ |
| 1117 | #define M98090_MIXRCVRG_MASK (3<<0) |
| 1118 | #define M98090_MIXRCVRG_SHIFT 0 |
| 1119 | #define M98090_MIXRCVRG_WIDTH 2 |
| 1120 | #define M98090_MIXRCVRG_NUM (1<<M98090_MIXRCVRG_WIDTH) |
| 1121 | |
| 1122 | /* |
| 1123 | * M98090_REG_LOUTR_VOLUME |
| 1124 | */ |
| 1125 | #define M98090_RCVRM_MASK (1<<7) |
| 1126 | #define M98090_RCVRM_SHIFT 7 |
| 1127 | #define M98090_RCVRM_WIDTH 1 |
| 1128 | #define M98090_RCVRVOL_MASK (31<<0) |
| 1129 | #define M98090_RCVRVOL_SHIFT 0 |
| 1130 | #define M98090_RCVRVOL_WIDTH 5 |
| 1131 | #define M98090_RCVRVOL_NUM (1<<M98090_RCVRVOL_WIDTH) |
| 1132 | |
| 1133 | /* |
| 1134 | * M98090_REG_JACK_DETECT |
| 1135 | */ |
| 1136 | #define M98090_JDETEN_MASK (1<<7) |
| 1137 | #define M98090_JDETEN_SHIFT 7 |
| 1138 | #define M98090_JDETEN_WIDTH 1 |
| 1139 | #define M98090_JDWK_MASK (1<<6) |
| 1140 | #define M98090_JDWK_SHIFT 6 |
| 1141 | #define M98090_JDWK_WIDTH 1 |
| 1142 | #define M98090_JDEB_MASK (3<<0) |
| 1143 | #define M98090_JDEB_SHIFT 0 |
| 1144 | #define M98090_JDEB_WIDTH 2 |
| 1145 | #define M98090_JDEB_25MS (0<<0) |
| 1146 | #define M98090_JDEB_50MS (1<<0) |
| 1147 | #define M98090_JDEB_100MS (2<<0) |
| 1148 | #define M98090_JDEB_200MS (3<<0) |
| 1149 | |
| 1150 | /* |
| 1151 | * M98090_REG_INPUT_ENABLE |
| 1152 | */ |
| 1153 | #define M98090_MBEN_MASK (1<<4) |
| 1154 | #define M98090_MBEN_SHIFT 4 |
| 1155 | #define M98090_MBEN_WIDTH 1 |
| 1156 | #define M98090_LINEAEN_MASK (1<<3) |
| 1157 | #define M98090_LINEAEN_SHIFT 3 |
| 1158 | #define M98090_LINEAEN_WIDTH 1 |
| 1159 | #define M98090_LINEBEN_MASK (1<<2) |
| 1160 | #define M98090_LINEBEN_SHIFT 2 |
| 1161 | #define M98090_LINEBEN_WIDTH 1 |
| 1162 | #define M98090_ADREN_MASK (1<<1) |
| 1163 | #define M98090_ADREN_SHIFT 1 |
| 1164 | #define M98090_ADREN_WIDTH 1 |
| 1165 | #define M98090_ADLEN_MASK (1<<0) |
| 1166 | #define M98090_ADLEN_SHIFT 0 |
| 1167 | #define M98090_ADLEN_WIDTH 1 |
| 1168 | |
| 1169 | /* |
| 1170 | * M98090_REG_OUTPUT_ENABLE |
| 1171 | */ |
| 1172 | #define M98090_HPREN_MASK (1<<7) |
| 1173 | #define M98090_HPREN_SHIFT 7 |
| 1174 | #define M98090_HPREN_WIDTH 1 |
| 1175 | #define M98090_HPLEN_MASK (1<<6) |
| 1176 | #define M98090_HPLEN_SHIFT 6 |
| 1177 | #define M98090_HPLEN_WIDTH 1 |
| 1178 | #define M98090_SPREN_MASK (1<<5) |
| 1179 | #define M98090_SPREN_SHIFT 5 |
| 1180 | #define M98090_SPREN_WIDTH 1 |
| 1181 | #define M98090_SPLEN_MASK (1<<4) |
| 1182 | #define M98090_SPLEN_SHIFT 4 |
| 1183 | #define M98090_SPLEN_WIDTH 1 |
| 1184 | #define M98090_RCVLEN_MASK (1<<3) |
| 1185 | #define M98090_RCVLEN_SHIFT 3 |
| 1186 | #define M98090_RCVLEN_WIDTH 1 |
| 1187 | #define M98090_RCVREN_MASK (1<<2) |
| 1188 | #define M98090_RCVREN_SHIFT 2 |
| 1189 | #define M98090_RCVREN_WIDTH 1 |
| 1190 | #define M98090_DAREN_MASK (1<<1) |
| 1191 | #define M98090_DAREN_SHIFT 1 |
| 1192 | #define M98090_DAREN_WIDTH 1 |
| 1193 | #define M98090_DALEN_MASK (1<<0) |
| 1194 | #define M98090_DALEN_SHIFT 0 |
| 1195 | #define M98090_DALEN_WIDTH 1 |
| 1196 | |
| 1197 | /* |
| 1198 | * M98090_REG_LEVEL_CONTROL |
| 1199 | */ |
| 1200 | #define M98090_ZDENN_MASK (1<<2) |
| 1201 | #define M98090_ZDENN_SHIFT 2 |
| 1202 | #define M98090_ZDENN_WIDTH 1 |
| 1203 | #define M98090_ZDENN_NUM (1<<M98090_ZDENN_WIDTH) |
| 1204 | #define M98090_VS2ENN_MASK (1<<1) |
| 1205 | #define M98090_VS2ENN_SHIFT 1 |
| 1206 | #define M98090_VS2ENN_WIDTH 1 |
| 1207 | #define M98090_VS2ENN_NUM (1<<M98090_VS2ENN_WIDTH) |
| 1208 | #define M98090_VSENN_MASK (1<<0) |
| 1209 | #define M98090_VSENN_SHIFT 0 |
| 1210 | #define M98090_VSENN_WIDTH 1 |
| 1211 | #define M98090_VSENN_NUM (1<<M98090_VSENN_WIDTH) |
| 1212 | |
| 1213 | /* |
| 1214 | * M98090_REG_DSP_FILTER_ENABLE |
| 1215 | */ |
| 1216 | #define M98090_DMIC34BQEN_MASK (1<<4) |
| 1217 | #define M98090_DMIC34BQEN_SHIFT 4 |
| 1218 | #define M98090_DMIC34BQEN_WIDTH 1 |
| 1219 | #define M98090_DMIC34BQEN_NUM (1<<M98090_DMIC34BQEN_WIDTH) |
| 1220 | #define M98090_ADCBQEN_MASK (1<<3) |
| 1221 | #define M98090_ADCBQEN_SHIFT 3 |
| 1222 | #define M98090_ADCBQEN_WIDTH 1 |
| 1223 | #define M98090_ADCBQEN_NUM (1<<M98090_ADCBQEN_WIDTH) |
| 1224 | #define M98090_EQ3BANDEN_MASK (1<<2) |
| 1225 | #define M98090_EQ3BANDEN_SHIFT 2 |
| 1226 | #define M98090_EQ3BANDEN_WIDTH 1 |
| 1227 | #define M98090_EQ3BANDEN_NUM (1<<M98090_EQ3BANDEN_WIDTH) |
| 1228 | #define M98090_EQ5BANDEN_MASK (1<<1) |
| 1229 | #define M98090_EQ5BANDEN_SHIFT 1 |
| 1230 | #define M98090_EQ5BANDEN_WIDTH 1 |
| 1231 | #define M98090_EQ5BANDEN_NUM (1<<M98090_EQ5BANDEN_WIDTH) |
| 1232 | #define M98090_EQ7BANDEN_MASK (1<<0) |
| 1233 | #define M98090_EQ7BANDEN_SHIFT 0 |
| 1234 | #define M98090_EQ7BANDEN_WIDTH 1 |
| 1235 | #define M98090_EQ7BANDEN_NUM (1<<M98090_EQ7BANDEN_WIDTH) |
| 1236 | |
| 1237 | /* |
| 1238 | * M98090_REG_BIAS_CONTROL |
| 1239 | */ |
| 1240 | #define M98090_VCM_MODE_MASK (1<<0) |
| 1241 | #define M98090_VCM_MODE_SHIFT 0 |
| 1242 | #define M98090_VCM_MODE_WIDTH 1 |
| 1243 | #define M98090_VCM_MODE_NUM (1<<M98090_VCM_MODE_WIDTH) |
| 1244 | |
| 1245 | /* |
| 1246 | * M98090_REG_DAC_CONTROL |
| 1247 | */ |
| 1248 | #define M98090_PERFMODE_MASK (1<<1) |
| 1249 | #define M98090_PERFMODE_SHIFT 1 |
| 1250 | #define M98090_PERFMODE_WIDTH 1 |
| 1251 | #define M98090_PERFMODE_NUM (1<<M98090_PERFMODE_WIDTH) |
| 1252 | #define M98090_DACHP_MASK (1<<0) |
| 1253 | #define M98090_DACHP_SHIFT 0 |
| 1254 | #define M98090_DACHP_WIDTH 1 |
| 1255 | #define M98090_DACHP_NUM (1<<M98090_DACHP_WIDTH) |
| 1256 | |
| 1257 | /* |
| 1258 | * M98090_REG_ADC_CONTROL |
| 1259 | */ |
| 1260 | #define M98090_OSR128_MASK (1<<2) |
| 1261 | #define M98090_OSR128_SHIFT 2 |
| 1262 | #define M98090_OSR128_WIDTH 1 |
| 1263 | #define M98090_ADCDITHER_MASK (1<<1) |
| 1264 | #define M98090_ADCDITHER_SHIFT 1 |
| 1265 | #define M98090_ADCDITHER_WIDTH 1 |
| 1266 | #define M98090_ADCDITHER_NUM (1<<M98090_ADCDITHER_WIDTH) |
| 1267 | #define M98090_ADCHP_MASK (1<<0) |
| 1268 | #define M98090_ADCHP_SHIFT 0 |
| 1269 | #define M98090_ADCHP_WIDTH 1 |
| 1270 | #define M98090_ADCHP_NUM (1<<M98090_ADCHP_WIDTH) |
| 1271 | |
| 1272 | /* |
| 1273 | * M98090_REG_DEVICE_SHUTDOWN |
| 1274 | */ |
| 1275 | #define M98090_SHDNN_MASK (1<<7) |
| 1276 | #define M98090_SHDNN_SHIFT 7 |
| 1277 | #define M98090_SHDNN_WIDTH 1 |
| 1278 | |
| 1279 | /* |
| 1280 | * M98090_REG_EQUALIZER_BASE |
| 1281 | */ |
| 1282 | #define M98090_B0_1_HI_MASK (255<<0) |
| 1283 | #define M98090_B0_1_HI_SHIFT 0 |
| 1284 | #define M98090_B0_1_HI_WIDTH 8 |
| 1285 | #define M98090_B0_1_MID_MASK (255<<0) |
| 1286 | #define M98090_B0_1_MID_SHIFT 0 |
| 1287 | #define M98090_B0_1_MID_WIDTH 8 |
| 1288 | #define M98090_B0_1_LO_MASK (255<<0) |
| 1289 | #define M98090_B0_1_LO_SHIFT 0 |
| 1290 | #define M98090_B0_1_LO_WIDTH 8 |
| 1291 | #define M98090_B1_1_HI_MASK (255<<0) |
| 1292 | #define M98090_B1_1_HI_SHIFT 0 |
| 1293 | #define M98090_B1_1_HI_WIDTH 8 |
| 1294 | #define M98090_B1_1_MID_MASK (255<<0) |
| 1295 | #define M98090_B1_1_MID_SHIFT 0 |
| 1296 | #define M98090_B1_1_MID_WIDTH 8 |
| 1297 | #define M98090_B1_1_LO_MASK (255<<0) |
| 1298 | #define M98090_B1_1_LO_SHIFT 0 |
| 1299 | #define M98090_B1_1_LO_WIDTH 8 |
| 1300 | #define M98090_B2_1_HI_MASK (255<<0) |
| 1301 | #define M98090_B2_1_HI_SHIFT 0 |
| 1302 | #define M98090_B2_1_HI_WIDTH 8 |
| 1303 | #define M98090_B2_1_MID_MASK (255<<0) |
| 1304 | #define M98090_B2_1_MID_SHIFT 0 |
| 1305 | #define M98090_B2_1_MID_WIDTH 8 |
| 1306 | #define M98090_B2_1_LO_MASK (255<<0) |
| 1307 | #define M98090_B2_1_LO_SHIFT 0 |
| 1308 | #define M98090_B2_1_LO_WIDTH 8 |
| 1309 | #define M98090_A1_1_HI_MASK (255<<0) |
| 1310 | #define M98090_A1_1_HI_SHIFT 0 |
| 1311 | #define M98090_A1_1_HI_WIDTH 8 |
| 1312 | #define M98090_A1_1_MID_MASK (255<<0) |
| 1313 | #define M98090_A1_1_MID_SHIFT 0 |
| 1314 | #define M98090_A1_1_MID_WIDTH 8 |
| 1315 | #define M98090_A1_1_LO_MASK (255<<0) |
| 1316 | #define M98090_A1_1_LO_SHIFT 0 |
| 1317 | #define M98090_A1_1_LO_WIDTH 8 |
| 1318 | #define M98090_A2_1_HI_MASK (255<<0) |
| 1319 | #define M98090_A2_1_HI_SHIFT 0 |
| 1320 | #define M98090_A2_1_HI_WIDTH 8 |
| 1321 | #define M98090_A2_1_MID_MASK (255<<0) |
| 1322 | #define M98090_A2_1_MID_SHIFT 0 |
| 1323 | #define M98090_A2_1_MID_WIDTH 8 |
| 1324 | #define M98090_A2_1_LO_MASK (255<<0) |
| 1325 | #define M98090_A2_1_LO_SHIFT 0 |
| 1326 | #define M98090_A2_1_LO_WIDTH 8 |
| 1327 | |
| 1328 | #define M98090_COEFS_PER_BAND 5 |
| 1329 | #define M98090_COEFS_BLK_SZ (M98090_COEFS_PER_BAND * 3) |
| 1330 | #define M98090_COEFS_MAX_SZ (M98090_COEFS_BLK_SZ * 7) |
| 1331 | |
| 1332 | /* |
| 1333 | * M98090_REG_RECORD_BIQUAD_BASE |
| 1334 | */ |
| 1335 | #define M98090_REC_B0_HI_MASK (255<<0) |
| 1336 | #define M98090_REC_B0_HI_SHIFT 0 |
| 1337 | #define M98090_REC_B0_HI_WIDTH 8 |
| 1338 | #define M98090_REC_B0_MID_MASK (255<<0) |
| 1339 | #define M98090_REC_B0_MID_SHIFT 0 |
| 1340 | #define M98090_REC_B0_MID_WIDTH 8 |
| 1341 | #define M98090_REC_B0_LO_MASK (255<<0) |
| 1342 | #define M98090_REC_B0_LO_SHIFT 0 |
| 1343 | #define M98090_REC_B0_LO_WIDTH 8 |
| 1344 | #define M98090_REC_B1_HI_MASK (255<<0) |
| 1345 | #define M98090_REC_B1_HI_SHIFT 0 |
| 1346 | #define M98090_REC_B1_HI_WIDTH 8 |
| 1347 | #define M98090_REC_B1_MID_MASK (255<<0) |
| 1348 | #define M98090_REC_B1_MID_SHIFT 0 |
| 1349 | #define M98090_REC_B1_MID_WIDTH 8 |
| 1350 | #define M98090_REC_B1_LO_MASK (255<<0) |
| 1351 | #define M98090_REC_B1_LO_SHIFT 0 |
| 1352 | #define M98090_REC_B1_LO_WIDTH 8 |
| 1353 | #define M98090_REC_B2_HI_MASK (255<<0) |
| 1354 | #define M98090_REC_B2_HI_SHIFT 0 |
| 1355 | #define M98090_REC_B2_HI_WIDTH 8 |
| 1356 | #define M98090_REC_B2_MID_MASK (255<<0) |
| 1357 | #define M98090_REC_B2_MID_SHIFT 0 |
| 1358 | #define M98090_REC_B2_MID_WIDTH 8 |
| 1359 | #define M98090_REC_B2_LO_MASK (255<<0) |
| 1360 | #define M98090_REC_B2_LO_SHIFT 0 |
| 1361 | #define M98090_REC_B2_LO_WIDTH 8 |
| 1362 | #define M98090_REC_A1_HI_MASK (255<<0) |
| 1363 | #define M98090_REC_A1_HI_SHIFT 0 |
| 1364 | #define M98090_REC_A1_HI_WIDTH 8 |
| 1365 | #define M98090_REC_A1_MID_MASK (255<<0) |
| 1366 | #define M98090_REC_A1_MID_SHIFT 0 |
| 1367 | #define M98090_REC_A1_MID_WIDTH 8 |
| 1368 | #define M98090_REC_A1_LO_MASK (255<<0) |
| 1369 | #define M98090_REC_A1_LO_SHIFT 0 |
| 1370 | #define M98090_REC_A1_LO_WIDTH 8 |
| 1371 | #define M98090_REC_A2_HI_MASK (255<<0) |
| 1372 | #define M98090_REC_A2_HI_SHIFT 0 |
| 1373 | #define M98090_REC_A2_HI_WIDTH 8 |
| 1374 | #define M98090_REC_A2_MID_MASK (255<<0) |
| 1375 | #define M98090_REC_A2_MID_SHIFT 0 |
| 1376 | #define M98090_REC_A2_MID_WIDTH 8 |
| 1377 | #define M98090_REC_A2_LO_MASK (255<<0) |
| 1378 | #define M98090_REC_A2_LO_SHIFT 0 |
| 1379 | #define M98090_REC_A2_LO_WIDTH 8 |
| 1380 | |
| 1381 | /* |
| 1382 | * M98090_REG_DMIC3_VOLUME |
| 1383 | */ |
| 1384 | #define M98090_DMIC_AV3G_MASK (7<<4) |
| 1385 | #define M98090_DMIC_AV3G_SHIFT 4 |
| 1386 | #define M98090_DMIC_AV3G_WIDTH 3 |
| 1387 | #define M98090_DMIC_AV3G_NUM (1<<M98090_DMIC_AV3G_WIDTH) |
| 1388 | #define M98090_DMIC_AV3_MASK (15<<0) |
| 1389 | #define M98090_DMIC_AV3_SHIFT 0 |
| 1390 | #define M98090_DMIC_AV3_WIDTH 4 |
| 1391 | #define M98090_DMIC_AV3_NUM (1<<M98090_DMIC_AV3_WIDTH) |
| 1392 | |
| 1393 | /* |
| 1394 | * M98090_REG_DMIC4_VOLUME |
| 1395 | */ |
| 1396 | #define M98090_DMIC_AV4G_MASK (7<<4) |
| 1397 | #define M98090_DMIC_AV4G_SHIFT 4 |
| 1398 | #define M98090_DMIC_AV4G_WIDTH 3 |
| 1399 | #define M98090_DMIC_AV4G_NUM (1<<M98090_DMIC_AV4G_WIDTH) |
| 1400 | #define M98090_DMIC_AV4_MASK (15<<0) |
| 1401 | #define M98090_DMIC_AV4_SHIFT 0 |
| 1402 | #define M98090_DMIC_AV4_WIDTH 4 |
| 1403 | #define M98090_DMIC_AV4_NUM (1<<M98090_DMIC_AV4_WIDTH) |
| 1404 | |
| 1405 | /* |
| 1406 | * M98090_REG_DMIC34_BQ_PREATTEN |
| 1407 | */ |
| 1408 | #define M98090_AV34BQ_MASK (15<<0) |
| 1409 | #define M98090_AV34BQ_SHIFT 0 |
| 1410 | #define M98090_AV34BQ_WIDTH 4 |
| 1411 | #define M98090_AV34BQ_NUM (1<<M98090_AV34BQ_WIDTH) |
| 1412 | |
| 1413 | /* |
| 1414 | * M98090_REG_RECORD_TDM_SLOT |
| 1415 | */ |
| 1416 | #define M98090_TDM_SLOTADCL_MASK (3<<6) |
| 1417 | #define M98090_TDM_SLOTADCL_SHIFT 6 |
| 1418 | #define M98090_TDM_SLOTADCL_WIDTH 2 |
| 1419 | #define M98090_TDM_SLOTADCL_NUM (1<<M98090_TDM_SLOTADCL_WIDTH) |
| 1420 | #define M98090_TDM_SLOTADCR_MASK (3<<4) |
| 1421 | #define M98090_TDM_SLOTADCR_SHIFT 4 |
| 1422 | #define M98090_TDM_SLOTADCR_WIDTH 2 |
| 1423 | #define M98090_TDM_SLOTADCR_NUM (1<<M98090_TDM_SLOTADCR_WIDTH) |
| 1424 | #define M98090_TDM_SLOTDMIC3_MASK (3<<2) |
| 1425 | #define M98090_TDM_SLOTDMIC3_SHIFT 2 |
| 1426 | #define M98090_TDM_SLOTDMIC3_WIDTH 2 |
| 1427 | #define M98090_TDM_SLOTDMIC3_NUM (1<<M98090_TDM_SLOTDMIC3_WIDTH) |
| 1428 | #define M98090_TDM_SLOTDMIC4_MASK (3<<0) |
| 1429 | #define M98090_TDM_SLOTDMIC4_SHIFT 0 |
| 1430 | #define M98090_TDM_SLOTDMIC4_WIDTH 2 |
| 1431 | #define M98090_TDM_SLOTDMIC4_NUM (1<<M98090_TDM_SLOTDMIC4_WIDTH) |
| 1432 | |
| 1433 | /* |
| 1434 | * M98090_REG_SAMPLE_RATE |
| 1435 | */ |
| 1436 | #define M98090_DMIC34_ZEROPAD_MASK (1<<4) |
| 1437 | #define M98090_DMIC34_ZEROPAD_SHIFT 4 |
| 1438 | #define M98090_DMIC34_ZEROPAD_WIDTH 1 |
| 1439 | #define M98090_DMIC34_ZEROPAD_NUM (1<<M98090_DIGMIC4_WIDTH) |
| 1440 | #define M98090_DMIC34_SRDIV_MASK (7<<0) |
| 1441 | #define M98090_DMIC34_SRDIV_SHIFT 0 |
| 1442 | #define M98090_DMIC34_SRDIV_WIDTH 3 |
| 1443 | |
| 1444 | /* |
| 1445 | * M98090_REG_DMIC34_BIQUAD_BASE |
| 1446 | */ |
| 1447 | #define M98090_DMIC34_B0_HI_MASK (255<<0) |
| 1448 | #define M98090_DMIC34_B0_HI_SHIFT 0 |
| 1449 | #define M98090_DMIC34_B0_HI_WIDTH 8 |
| 1450 | #define M98090_DMIC34_B0_MID_MASK (255<<0) |
| 1451 | #define M98090_DMIC34_B0_MID_SHIFT 0 |
| 1452 | #define M98090_DMIC34_B0_MID_WIDTH 8 |
| 1453 | #define M98090_DMIC34_B0_LO_MASK (255<<0) |
| 1454 | #define M98090_DMIC34_B0_LO_SHIFT 0 |
| 1455 | #define M98090_DMIC34_B0_LO_WIDTH 8 |
| 1456 | #define M98090_DMIC34_B1_HI_MASK (255<<0) |
| 1457 | #define M98090_DMIC34_B1_HI_SHIFT 0 |
| 1458 | #define M98090_DMIC34_B1_HI_WIDTH 8 |
| 1459 | #define M98090_DMIC34_B1_MID_MASK (255<<0) |
| 1460 | #define M98090_DMIC34_B1_MID_SHIFT 0 |
| 1461 | #define M98090_DMIC34_B1_MID_WIDTH 8 |
| 1462 | #define M98090_DMIC34_B1_LO_MASK (255<<0) |
| 1463 | #define M98090_DMIC34_B1_LO_SHIFT 0 |
| 1464 | #define M98090_DMIC34_B1_LO_WIDTH 8 |
| 1465 | #define M98090_DMIC34_B2_HI_MASK (255<<0) |
| 1466 | #define M98090_DMIC34_B2_HI_SHIFT 0 |
| 1467 | #define M98090_DMIC34_B2_HI_WIDTH 8 |
| 1468 | #define M98090_DMIC34_B2_MID_MASK (255<<0) |
| 1469 | #define M98090_DMIC34_B2_MID_SHIFT 0 |
| 1470 | #define M98090_DMIC34_B2_MID_WIDTH 8 |
| 1471 | #define M98090_DMIC34_B2_LO_MASK (255<<0) |
| 1472 | #define M98090_DMIC34_B2_LO_SHIFT 0 |
| 1473 | #define M98090_DMIC34_B2_LO_WIDTH 8 |
| 1474 | #define M98090_DMIC34_A1_HI_MASK (255<<0) |
| 1475 | #define M98090_DMIC34_A1_HI_SHIFT 0 |
| 1476 | #define M98090_DMIC34_A1_HI_WIDTH 8 |
| 1477 | #define M98090_DMIC34_A1_MID_MASK (255<<0) |
| 1478 | #define M98090_DMIC34_A1_MID_SHIFT 0 |
| 1479 | #define M98090_DMIC34_A1_MID_WIDTH 8 |
| 1480 | #define M98090_DMIC34_A1_LO_MASK (255<<0) |
| 1481 | #define M98090_DMIC34_A1_LO_SHIFT 0 |
| 1482 | #define M98090_DMIC34_A1_LO_WIDTH 8 |
| 1483 | #define M98090_DMIC34_A2_HI_MASK (255<<0) |
| 1484 | #define M98090_DMIC34_A2_HI_SHIFT 0 |
| 1485 | #define M98090_DMIC34_A2_HI_WIDTH 8 |
| 1486 | #define M98090_DMIC34_A2_MID_MASK (255<<0) |
| 1487 | #define M98090_DMIC34_A2_MID_SHIFT 0 |
| 1488 | #define M98090_DMIC34_A2_MID_WIDTH 8 |
| 1489 | #define M98090_DMIC34_A2_LO_MASK (255<<0) |
| 1490 | #define M98090_DMIC34_A2_LO_SHIFT 0 |
| 1491 | #define M98090_DMIC34_A2_LO_WIDTH 8 |
| 1492 | |
| 1493 | #define M98090_JACK_STATE_NO_HEADSET 0 |
| 1494 | #define M98090_JACK_STATE_NO_HEADSET_2 1 |
| 1495 | #define M98090_JACK_STATE_HEADPHONE 2 |
| 1496 | #define M98090_JACK_STATE_HEADSET 3 |
| 1497 | |
| 1498 | /* |
| 1499 | * M98090_REG_REVISION_ID |
| 1500 | */ |
| 1501 | #define M98090_REVID_MASK (255<<0) |
| 1502 | #define M98090_REVID_SHIFT 0 |
| 1503 | #define M98090_REVID_WIDTH 8 |
| 1504 | #define M98090_REVID_NUM (1<<M98090_REVID_WIDTH) |
| 1505 | |
| 1506 | /* Silicon revision number */ |
| 1507 | #define M98090_REVA 0x40 |
| 1508 | #define M98091_REVA 0x50 |
| 1509 | |
| 1510 | enum max98090_type { |
| 1511 | MAX98090, |
| 1512 | MAX98091, |
| 1513 | }; |
| 1514 | |
| 1515 | struct max98090_cdata { |
| 1516 | unsigned int rate; |
| 1517 | unsigned int fmt; |
| 1518 | }; |
| 1519 | |
| 1520 | struct max98090_priv { |
| 1521 | struct regmap *regmap; |
| 1522 | struct snd_soc_codec *codec; |
| 1523 | enum max98090_type devtype; |
| 1524 | struct max98090_pdata *pdata; |
| 1525 | struct clk *mclk; |
| 1526 | unsigned int sysclk; |
| 1527 | unsigned int pclk; |
| 1528 | unsigned int bclk; |
| 1529 | unsigned int lrclk; |
| 1530 | u32 dmic_freq; |
| 1531 | struct max98090_cdata dai[1]; |
| 1532 | int jack_state; |
| 1533 | struct delayed_work jack_work; |
| 1534 | struct delayed_work pll_det_enable_work; |
| 1535 | struct work_struct pll_det_disable_work; |
| 1536 | struct work_struct pll_work; |
| 1537 | struct snd_soc_jack *jack; |
| 1538 | unsigned int dai_fmt; |
| 1539 | int tdm_slots; |
| 1540 | int tdm_width; |
| 1541 | u8 lin_state; |
| 1542 | unsigned int pa1en; |
| 1543 | unsigned int pa2en; |
| 1544 | unsigned int sidetone; |
| 1545 | bool master; |
| 1546 | bool shdn_pending; |
| 1547 | }; |
| 1548 | |
| 1549 | int max98090_mic_detect(struct snd_soc_codec *codec, |
| 1550 | struct snd_soc_jack *jack); |
| 1551 | |
| 1552 | #endif |