blob: 7d6feca5b40f745d25273fc50d8b004889a8e34e [file] [log] [blame]
wdenk71f95112003-06-15 22:40:42 +00001/*
Jerry Huang4a6ee172010-11-25 17:06:07 +00002 * Copyright 2008,2010 Freescale Semiconductor, Inc
Andy Fleming272cc702008-10-30 16:41:01 -05003 * Andy Fleming
4 *
5 * Based (loosely) on the Linux code
wdenk71f95112003-06-15 22:40:42 +00006 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
wdenk71f95112003-06-15 22:40:42 +00008 */
9
10#ifndef _MMC_H_
11#define _MMC_H_
wdenk71f95112003-06-15 22:40:42 +000012
Andy Fleming272cc702008-10-30 16:41:01 -050013#include <linux/list.h>
Lad, Prabhakar0d986e62012-06-24 21:35:20 +000014#include <linux/compiler.h>
Mateusz Zalega07a2d422014-04-30 13:04:15 +020015#include <part.h>
Andy Fleming272cc702008-10-30 16:41:01 -050016
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020017/* SD/MMC version bits; 8 flags, 8 major, 8 minor, 8 change */
18#define SD_VERSION_SD (1U << 31)
19#define MMC_VERSION_MMC (1U << 30)
20
21#define MAKE_SDMMC_VERSION(a, b, c) \
22 ((((u32)(a)) << 16) | ((u32)(b) << 8) | (u32)(c))
23#define MAKE_SD_VERSION(a, b, c) \
24 (SD_VERSION_SD | MAKE_SDMMC_VERSION(a, b, c))
25#define MAKE_MMC_VERSION(a, b, c) \
26 (MMC_VERSION_MMC | MAKE_SDMMC_VERSION(a, b, c))
27
28#define EXTRACT_SDMMC_MAJOR_VERSION(x) \
29 (((u32)(x) >> 16) & 0xff)
30#define EXTRACT_SDMMC_MINOR_VERSION(x) \
31 (((u32)(x) >> 8) & 0xff)
32#define EXTRACT_SDMMC_CHANGE_VERSION(x) \
33 ((u32)(x) & 0xff)
34
35#define SD_VERSION_3 MAKE_SD_VERSION(3, 0, 0)
36#define SD_VERSION_2 MAKE_SD_VERSION(2, 0, 0)
37#define SD_VERSION_1_0 MAKE_SD_VERSION(1, 0, 0)
38#define SD_VERSION_1_10 MAKE_SD_VERSION(1, 10, 0)
39
40#define MMC_VERSION_UNKNOWN MAKE_MMC_VERSION(0, 0, 0)
41#define MMC_VERSION_1_2 MAKE_MMC_VERSION(1, 2, 0)
42#define MMC_VERSION_1_4 MAKE_MMC_VERSION(1, 4, 0)
43#define MMC_VERSION_2_2 MAKE_MMC_VERSION(2, 2, 0)
44#define MMC_VERSION_3 MAKE_MMC_VERSION(3, 0, 0)
45#define MMC_VERSION_4 MAKE_MMC_VERSION(4, 0, 0)
46#define MMC_VERSION_4_1 MAKE_MMC_VERSION(4, 1, 0)
47#define MMC_VERSION_4_2 MAKE_MMC_VERSION(4, 2, 0)
48#define MMC_VERSION_4_3 MAKE_MMC_VERSION(4, 3, 0)
49#define MMC_VERSION_4_41 MAKE_MMC_VERSION(4, 4, 1)
50#define MMC_VERSION_4_5 MAKE_MMC_VERSION(4, 5, 0)
51#define MMC_VERSION_5_0 MAKE_MMC_VERSION(5, 0, 0)
Andy Fleming272cc702008-10-30 16:41:01 -050052
Jaehoon Chung8caf46d2014-05-16 13:59:53 +090053#define MMC_MODE_HS (1 << 0)
54#define MMC_MODE_HS_52MHz (1 << 1)
55#define MMC_MODE_4BIT (1 << 2)
56#define MMC_MODE_8BIT (1 << 3)
57#define MMC_MODE_SPI (1 << 4)
58#define MMC_MODE_HC (1 << 5)
Jaehoon Chungd22e3d42014-05-16 13:59:54 +090059#define MMC_MODE_DDR_52MHz (1 << 6)
Ɓukasz Majewski62722032012-03-12 22:07:18 +000060
Andy Fleming272cc702008-10-30 16:41:01 -050061#define SD_DATA_4BIT 0x00040000
62
Pantelis Antoniou4b7cee52015-01-23 12:12:01 +020063#define IS_SD(x) ((x)->version & SD_VERSION_SD)
64#define IS_MMC(x) ((x)->version & SD_VERSION_MMC)
Andy Fleming272cc702008-10-30 16:41:01 -050065
66#define MMC_DATA_READ 1
67#define MMC_DATA_WRITE 2
68
69#define NO_CARD_ERR -16 /* No SD/MMC card inserted */
70#define UNUSABLE_ERR -17 /* Unusable Card */
71#define COMM_ERR -18 /* Communications Error */
72#define TIMEOUT -19
Che-Liang Chioue9550442012-11-28 15:21:13 +000073#define IN_PROGRESS -20 /* operation is in progress */
Andrew Gabbasov6b2221b2014-04-03 04:34:32 -050074#define SWITCH_ERR -21 /* Card reports failure to switch mode */
Andy Fleming272cc702008-10-30 16:41:01 -050075
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020076#define MMC_CMD_GO_IDLE_STATE 0
77#define MMC_CMD_SEND_OP_COND 1
78#define MMC_CMD_ALL_SEND_CID 2
79#define MMC_CMD_SET_RELATIVE_ADDR 3
80#define MMC_CMD_SET_DSR 4
Andy Fleming272cc702008-10-30 16:41:01 -050081#define MMC_CMD_SWITCH 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020082#define MMC_CMD_SELECT_CARD 7
Andy Fleming272cc702008-10-30 16:41:01 -050083#define MMC_CMD_SEND_EXT_CSD 8
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020084#define MMC_CMD_SEND_CSD 9
85#define MMC_CMD_SEND_CID 10
Andy Fleming272cc702008-10-30 16:41:01 -050086#define MMC_CMD_STOP_TRANSMISSION 12
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020087#define MMC_CMD_SEND_STATUS 13
88#define MMC_CMD_SET_BLOCKLEN 16
89#define MMC_CMD_READ_SINGLE_BLOCK 17
90#define MMC_CMD_READ_MULTIPLE_BLOCK 18
Pierre Aubert91fdabc2014-04-24 10:30:06 +020091#define MMC_CMD_SET_BLOCK_COUNT 23
Andy Fleming272cc702008-10-30 16:41:01 -050092#define MMC_CMD_WRITE_SINGLE_BLOCK 24
93#define MMC_CMD_WRITE_MULTIPLE_BLOCK 25
Lei Wene6f99a52011-06-22 17:03:31 +000094#define MMC_CMD_ERASE_GROUP_START 35
95#define MMC_CMD_ERASE_GROUP_END 36
96#define MMC_CMD_ERASE 38
Haavard Skinnemoen341188b2008-05-22 11:09:59 +020097#define MMC_CMD_APP_CMD 55
Thomas Choud52ebf12010-12-24 13:12:21 +000098#define MMC_CMD_SPI_READ_OCR 58
99#define MMC_CMD_SPI_CRC_ON_OFF 59
Amar3690d6d2013-04-27 11:42:58 +0530100#define MMC_CMD_RES_MAN 62
101
102#define MMC_CMD62_ARG1 0xefac62ec
103#define MMC_CMD62_ARG2 0xcbaea7
104
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200105
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200106#define SD_CMD_SEND_RELATIVE_ADDR 3
Andy Fleming272cc702008-10-30 16:41:01 -0500107#define SD_CMD_SWITCH_FUNC 6
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200108#define SD_CMD_SEND_IF_COND 8
109
110#define SD_CMD_APP_SET_BUS_WIDTH 6
Lei Wene6f99a52011-06-22 17:03:31 +0000111#define SD_CMD_ERASE_WR_BLK_START 32
112#define SD_CMD_ERASE_WR_BLK_END 33
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200113#define SD_CMD_APP_SEND_OP_COND 41
Andy Fleming272cc702008-10-30 16:41:01 -0500114#define SD_CMD_APP_SEND_SCR 51
115
116/* SCR definitions in different words */
117#define SD_HIGHSPEED_BUSY 0x00020000
118#define SD_HIGHSPEED_SUPPORTED 0x00020000
119
Thomas Chouabe2c932011-04-19 03:48:31 +0000120#define OCR_BUSY 0x80000000
121#define OCR_HCS 0x40000000
Raffaele Recalcati31cacba2011-03-11 02:01:13 +0000122#define OCR_VOLTAGE_MASK 0x007FFF80
123#define OCR_ACCESS_MODE 0x60000000
Andy Fleming272cc702008-10-30 16:41:01 -0500124
Lei Wene6f99a52011-06-22 17:03:31 +0000125#define SECURE_ERASE 0x80000000
126
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000127#define MMC_STATUS_MASK (~0x0206BF7F)
Andrew Gabbasov6b2221b2014-04-03 04:34:32 -0500128#define MMC_STATUS_SWITCH_ERROR (1 << 7)
Thomas Chouabe2c932011-04-19 03:48:31 +0000129#define MMC_STATUS_RDY_FOR_DATA (1 << 8)
130#define MMC_STATUS_CURR_STATE (0xf << 9)
Thomas Choued018b22011-04-19 03:48:32 +0000131#define MMC_STATUS_ERROR (1 << 19)
Raffaele Recalcati5d4fc8d2011-03-11 02:01:12 +0000132
Jan Kloetzked617c422012-02-05 22:29:12 +0000133#define MMC_STATE_PRG (7 << 9)
134
Andy Fleming272cc702008-10-30 16:41:01 -0500135#define MMC_VDD_165_195 0x00000080 /* VDD voltage 1.65 - 1.95 */
136#define MMC_VDD_20_21 0x00000100 /* VDD voltage 2.0 ~ 2.1 */
137#define MMC_VDD_21_22 0x00000200 /* VDD voltage 2.1 ~ 2.2 */
138#define MMC_VDD_22_23 0x00000400 /* VDD voltage 2.2 ~ 2.3 */
139#define MMC_VDD_23_24 0x00000800 /* VDD voltage 2.3 ~ 2.4 */
140#define MMC_VDD_24_25 0x00001000 /* VDD voltage 2.4 ~ 2.5 */
141#define MMC_VDD_25_26 0x00002000 /* VDD voltage 2.5 ~ 2.6 */
142#define MMC_VDD_26_27 0x00004000 /* VDD voltage 2.6 ~ 2.7 */
143#define MMC_VDD_27_28 0x00008000 /* VDD voltage 2.7 ~ 2.8 */
144#define MMC_VDD_28_29 0x00010000 /* VDD voltage 2.8 ~ 2.9 */
145#define MMC_VDD_29_30 0x00020000 /* VDD voltage 2.9 ~ 3.0 */
146#define MMC_VDD_30_31 0x00040000 /* VDD voltage 3.0 ~ 3.1 */
147#define MMC_VDD_31_32 0x00080000 /* VDD voltage 3.1 ~ 3.2 */
148#define MMC_VDD_32_33 0x00100000 /* VDD voltage 3.2 ~ 3.3 */
149#define MMC_VDD_33_34 0x00200000 /* VDD voltage 3.3 ~ 3.4 */
150#define MMC_VDD_34_35 0x00400000 /* VDD voltage 3.4 ~ 3.5 */
151#define MMC_VDD_35_36 0x00800000 /* VDD voltage 3.5 ~ 3.6 */
152
153#define MMC_SWITCH_MODE_CMD_SET 0x00 /* Change the command set */
154#define MMC_SWITCH_MODE_SET_BITS 0x01 /* Set bits in EXT_CSD byte
155 addressed by index which are
156 1 in value field */
157#define MMC_SWITCH_MODE_CLEAR_BITS 0x02 /* Clear bits in EXT_CSD byte
158 addressed by index, which are
159 1 in value field */
160#define MMC_SWITCH_MODE_WRITE_BYTE 0x03 /* Set target byte to value */
161
162#define SD_SWITCH_CHECK 0
163#define SD_SWITCH_SWITCH 1
164
165/*
166 * EXT_CSD fields
167 */
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100168#define EXT_CSD_ENH_START_ADDR 136 /* R/W */
169#define EXT_CSD_ENH_SIZE_MULT 140 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600170#define EXT_CSD_GP_SIZE_MULT 143 /* R/W */
Markus Niebeld7b29122014-11-18 15:11:42 +0100171#define EXT_CSD_PARTITION_SETTING 155 /* R/W */
Oliver Metz1937e5a2013-10-01 20:32:07 +0200172#define EXT_CSD_PARTITIONS_ATTRIBUTE 156 /* R/W */
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100173#define EXT_CSD_MAX_ENH_SIZE_MULT 157 /* R */
Lei Wen0560db12011-10-03 20:35:10 +0000174#define EXT_CSD_PARTITIONING_SUPPORT 160 /* RO */
Tom Rini33ace362014-02-07 14:15:20 -0500175#define EXT_CSD_RST_N_FUNCTION 162 /* R/W */
Diego Santa Cruz8dda5b02014-12-23 10:50:31 +0100176#define EXT_CSD_WR_REL_PARAM 166 /* R */
177#define EXT_CSD_WR_REL_SET 167 /* R/W */
Stephen Warrenf866a462013-06-11 15:14:01 -0600178#define EXT_CSD_RPMB_MULT 168 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000179#define EXT_CSD_ERASE_GROUP_DEF 175 /* R/W */
Amar3690d6d2013-04-27 11:42:58 +0530180#define EXT_CSD_BOOT_BUS_WIDTH 177
Lei Wen0560db12011-10-03 20:35:10 +0000181#define EXT_CSD_PART_CONF 179 /* R/W */
182#define EXT_CSD_BUS_WIDTH 183 /* R/W */
183#define EXT_CSD_HS_TIMING 185 /* R/W */
184#define EXT_CSD_REV 192 /* RO */
185#define EXT_CSD_CARD_TYPE 196 /* RO */
186#define EXT_CSD_SEC_CNT 212 /* RO, 4 bytes */
Stephen Warrenf866a462013-06-11 15:14:01 -0600187#define EXT_CSD_HC_WP_GRP_SIZE 221 /* RO */
Lei Wen0560db12011-10-03 20:35:10 +0000188#define EXT_CSD_HC_ERASE_GRP_SIZE 224 /* RO */
Stephen Warren8948ea82012-07-30 10:55:43 +0000189#define EXT_CSD_BOOT_MULT 226 /* RO */
Andy Fleming272cc702008-10-30 16:41:01 -0500190
191/*
192 * EXT_CSD field definitions
193 */
194
Thomas Chouabe2c932011-04-19 03:48:31 +0000195#define EXT_CSD_CMD_SET_NORMAL (1 << 0)
196#define EXT_CSD_CMD_SET_SECURE (1 << 1)
197#define EXT_CSD_CMD_SET_CPSECURE (1 << 2)
Andy Fleming272cc702008-10-30 16:41:01 -0500198
Thomas Chouabe2c932011-04-19 03:48:31 +0000199#define EXT_CSD_CARD_TYPE_26 (1 << 0) /* Card can run at 26MHz */
200#define EXT_CSD_CARD_TYPE_52 (1 << 1) /* Card can run at 52MHz */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900201#define EXT_CSD_CARD_TYPE_DDR_1_8V (1 << 2)
202#define EXT_CSD_CARD_TYPE_DDR_1_2V (1 << 3)
203#define EXT_CSD_CARD_TYPE_DDR_52 (EXT_CSD_CARD_TYPE_DDR_1_8V \
204 | EXT_CSD_CARD_TYPE_DDR_1_2V)
Andy Fleming272cc702008-10-30 16:41:01 -0500205
206#define EXT_CSD_BUS_WIDTH_1 0 /* Card is in 1 bit mode */
207#define EXT_CSD_BUS_WIDTH_4 1 /* Card is in 4 bit mode */
208#define EXT_CSD_BUS_WIDTH_8 2 /* Card is in 8 bit mode */
Jaehoon Chungd22e3d42014-05-16 13:59:54 +0900209#define EXT_CSD_DDR_BUS_WIDTH_4 5 /* Card is in 4 bit DDR mode */
210#define EXT_CSD_DDR_BUS_WIDTH_8 6 /* Card is in 8 bit DDR mode */
Haavard Skinnemoen341188b2008-05-22 11:09:59 +0200211
Amar3690d6d2013-04-27 11:42:58 +0530212#define EXT_CSD_BOOT_ACK_ENABLE (1 << 6)
213#define EXT_CSD_BOOT_PARTITION_ENABLE (1 << 3)
214#define EXT_CSD_PARTITION_ACCESS_ENABLE (1 << 0)
215#define EXT_CSD_PARTITION_ACCESS_DISABLE (0 << 0)
216
217#define EXT_CSD_BOOT_ACK(x) (x << 6)
218#define EXT_CSD_BOOT_PART_NUM(x) (x << 3)
219#define EXT_CSD_PARTITION_ACCESS(x) (x << 0)
220
Tom Rini5a99b9d2014-02-05 10:24:22 -0500221#define EXT_CSD_BOOT_BUS_WIDTH_MODE(x) (x << 3)
222#define EXT_CSD_BOOT_BUS_WIDTH_RESET(x) (x << 2)
223#define EXT_CSD_BOOT_BUS_WIDTH_WIDTH(x) (x)
Amar3690d6d2013-04-27 11:42:58 +0530224
Markus Niebeld7b29122014-11-18 15:11:42 +0100225#define EXT_CSD_PARTITION_SETTING_COMPLETED (1 << 0)
226
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100227#define EXT_CSD_ENH_USR (1 << 0) /* user data area is enhanced */
228#define EXT_CSD_ENH_GP(x) (1 << ((x)+1)) /* GP part (x+1) is enhanced */
229
Diego Santa Cruz8dda5b02014-12-23 10:50:31 +0100230#define EXT_CSD_HS_CTRL_REL (1 << 0) /* host controlled WR_REL_SET */
231
232#define EXT_CSD_WR_DATA_REL_USR (1 << 0) /* user data area WR_REL */
233#define EXT_CSD_WR_DATA_REL_GP(x) (1 << ((x)+1)) /* GP part (x+1) WR_REL */
234
Andy Fleming1de97f92008-10-30 16:31:39 -0500235#define R1_ILLEGAL_COMMAND (1 << 22)
236#define R1_APP_CMD (1 << 5)
237
Andy Fleming272cc702008-10-30 16:41:01 -0500238#define MMC_RSP_PRESENT (1 << 0)
Thomas Chouabe2c932011-04-19 03:48:31 +0000239#define MMC_RSP_136 (1 << 1) /* 136 bit response */
240#define MMC_RSP_CRC (1 << 2) /* expect valid crc */
241#define MMC_RSP_BUSY (1 << 3) /* card may send busy */
242#define MMC_RSP_OPCODE (1 << 4) /* response contains opcode */
Andy Fleming272cc702008-10-30 16:41:01 -0500243
Thomas Chouabe2c932011-04-19 03:48:31 +0000244#define MMC_RSP_NONE (0)
245#define MMC_RSP_R1 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500246#define MMC_RSP_R1b (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE| \
247 MMC_RSP_BUSY)
Thomas Chouabe2c932011-04-19 03:48:31 +0000248#define MMC_RSP_R2 (MMC_RSP_PRESENT|MMC_RSP_136|MMC_RSP_CRC)
249#define MMC_RSP_R3 (MMC_RSP_PRESENT)
250#define MMC_RSP_R4 (MMC_RSP_PRESENT)
251#define MMC_RSP_R5 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
252#define MMC_RSP_R6 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
253#define MMC_RSP_R7 (MMC_RSP_PRESENT|MMC_RSP_CRC|MMC_RSP_OPCODE)
Andy Fleming272cc702008-10-30 16:41:01 -0500254
Lei Wenbc897b12011-05-02 16:26:26 +0000255#define MMCPART_NOAVAILABLE (0xff)
256#define PART_ACCESS_MASK (0x7)
257#define PART_SUPPORT (0x1)
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100258#define ENHNCD_SUPPORT (0x2)
Oliver Metz1937e5a2013-10-01 20:32:07 +0200259#define PART_ENH_ATTRIB (0x1f)
wdenk71f95112003-06-15 22:40:42 +0000260
Simon Glass8bfa1952013-04-03 08:54:30 +0000261/* Maximum block size for MMC */
262#define MMC_MAX_BLOCK_LEN 512
263
Amar3690d6d2013-04-27 11:42:58 +0530264/* The number of MMC physical partitions. These consist of:
265 * boot partitions (2), general purpose partitions (4) in MMC v4.4.
266 */
267#define MMC_NUM_BOOT_PARTITION 2
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200268#define MMC_PART_RPMB 3 /* RPMB partition number */
Amar3690d6d2013-04-27 11:42:58 +0530269
Andy Fleming1de97f92008-10-30 16:31:39 -0500270struct mmc_cid {
271 unsigned long psn;
272 unsigned short oid;
273 unsigned char mid;
274 unsigned char prv;
275 unsigned char mdt;
276 char pnm[7];
277};
278
Andy Fleming272cc702008-10-30 16:41:01 -0500279struct mmc_cmd {
280 ushort cmdidx;
281 uint resp_type;
282 uint cmdarg;
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530283 uint response[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500284};
285
286struct mmc_data {
287 union {
288 char *dest;
289 const char *src; /* src buffers don't get written to */
290 };
291 uint flags;
292 uint blocks;
293 uint blocksize;
294};
295
Pantelis Antoniouab769f22014-02-26 19:28:45 +0200296/* forward decl. */
297struct mmc;
298
299struct mmc_ops {
300 int (*send_cmd)(struct mmc *mmc,
301 struct mmc_cmd *cmd, struct mmc_data *data);
302 void (*set_ios)(struct mmc *mmc);
303 int (*init)(struct mmc *mmc);
304 int (*getcd)(struct mmc *mmc);
305 int (*getwp)(struct mmc *mmc);
306};
307
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200308struct mmc_config {
309 const char *name;
310 const struct mmc_ops *ops;
311 uint host_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500312 uint voltages;
Andy Fleming272cc702008-10-30 16:41:01 -0500313 uint f_min;
314 uint f_max;
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200315 uint b_max;
316 unsigned char part_type;
317};
318
319/* TODO struct mmc should be in mmc_private but it's hard to fix right now */
320struct mmc {
321 struct list_head link;
322 const struct mmc_config *cfg; /* provided configuration */
323 uint version;
324 void *priv;
325 uint has_init;
Andy Fleming272cc702008-10-30 16:41:01 -0500326 int high_capacity;
327 uint bus_width;
328 uint clock;
329 uint card_caps;
Andy Fleming272cc702008-10-30 16:41:01 -0500330 uint ocr;
Markus Niebelab711882013-12-16 13:40:46 +0100331 uint dsr;
332 uint dsr_imp;
Andy Fleming272cc702008-10-30 16:41:01 -0500333 uint scr[2];
334 uint csd[4];
Rabin Vincent0b453ff2009-04-05 13:30:55 +0530335 uint cid[4];
Andy Fleming272cc702008-10-30 16:41:01 -0500336 ushort rca;
Diego Santa Cruzc3dbb4f2014-12-23 10:50:17 +0100337 u8 part_support;
338 u8 part_attr;
Diego Santa Cruz9e41a002014-12-23 10:50:33 +0100339 u8 wr_rel_set;
Lei Wenbc897b12011-05-02 16:26:26 +0000340 char part_config;
341 char part_num;
Andy Fleming272cc702008-10-30 16:41:01 -0500342 uint tran_speed;
343 uint read_bl_len;
344 uint write_bl_len;
Diego Santa Cruza4ff9f82014-12-23 10:50:24 +0100345 uint erase_grp_size; /* in 512-byte sectors */
Diego Santa Cruz037dc0a2014-12-23 10:50:25 +0100346 uint hc_wp_grp_size; /* in 512-byte sectors */
Andy Fleming272cc702008-10-30 16:41:01 -0500347 u64 capacity;
Stephen Warrenf866a462013-06-11 15:14:01 -0600348 u64 capacity_user;
349 u64 capacity_boot;
350 u64 capacity_rpmb;
351 u64 capacity_gp[4];
Diego Santa Cruza7f852b2014-12-23 10:50:22 +0100352 u64 enh_user_start;
353 u64 enh_user_size;
Andy Fleming272cc702008-10-30 16:41:01 -0500354 block_dev_desc_t block_dev;
Che-Liang Chioue9550442012-11-28 15:21:13 +0000355 char op_cond_pending; /* 1 if we are waiting on an op_cond command */
356 char init_in_progress; /* 1 if we have done mmc_start_init() */
357 char preinit; /* start init as early as possible */
358 uint op_cond_response; /* the response byte from the last op_cond */
Andrew Gabbasov786e8f82014-12-01 06:59:09 -0600359 int ddr_mode;
Andy Fleming272cc702008-10-30 16:41:01 -0500360};
361
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100362struct mmc_hwpart_conf {
363 struct {
364 uint enh_start; /* in 512-byte sectors */
365 uint enh_size; /* in 512-byte sectors, if 0 no enh area */
Diego Santa Cruz8dda5b02014-12-23 10:50:31 +0100366 unsigned wr_rel_change : 1;
367 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100368 } user;
369 struct {
370 uint size; /* in 512-byte sectors */
Diego Santa Cruz8dda5b02014-12-23 10:50:31 +0100371 unsigned enhanced : 1;
372 unsigned wr_rel_change : 1;
373 unsigned wr_rel_set : 1;
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100374 } gp_part[4];
375};
376
377enum mmc_hwpart_conf_mode {
378 MMC_HWPART_CONF_CHECK,
379 MMC_HWPART_CONF_SET,
380 MMC_HWPART_CONF_COMPLETE,
381};
382
Andy Fleming272cc702008-10-30 16:41:01 -0500383int mmc_register(struct mmc *mmc);
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200384struct mmc *mmc_create(const struct mmc_config *cfg, void *priv);
385void mmc_destroy(struct mmc *mmc);
Andy Fleming272cc702008-10-30 16:41:01 -0500386int mmc_initialize(bd_t *bis);
387int mmc_init(struct mmc *mmc);
388int mmc_read(struct mmc *mmc, u64 src, uchar *dst, int size);
Jerry Huang4a6ee172010-11-25 17:06:07 +0000389void mmc_set_clock(struct mmc *mmc, uint clock);
Andy Fleming272cc702008-10-30 16:41:01 -0500390struct mmc *find_mmc_device(int dev_num);
Steve Sakoman89716962010-07-01 12:12:42 -0700391int mmc_set_dev(int dev_num);
Andy Fleming272cc702008-10-30 16:41:01 -0500392void print_mmc_devices(char separator);
Lei Wenea6ebe22011-05-02 16:26:25 +0000393int get_mmc_num(void);
Lei Wenbc897b12011-05-02 16:26:26 +0000394int mmc_switch_part(int dev_num, unsigned int part_num);
Diego Santa Cruzac9da0e2014-12-23 10:50:29 +0100395int mmc_hwpart_config(struct mmc *mmc, const struct mmc_hwpart_conf *conf,
396 enum mmc_hwpart_conf_mode mode);
Thierry Reding48972d92012-01-02 01:15:37 +0000397int mmc_getcd(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200398int board_mmc_getcd(struct mmc *mmc);
Nikita Kiryanovd23d8d72012-12-03 02:19:46 +0000399int mmc_getwp(struct mmc *mmc);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200400int board_mmc_getwp(struct mmc *mmc);
Markus Niebelab711882013-12-16 13:40:46 +0100401int mmc_set_dsr(struct mmc *mmc, u16 val);
Amar3690d6d2013-04-27 11:42:58 +0530402/* Function to change the size of boot partition and rpmb partitions */
403int mmc_boot_partition_size_change(struct mmc *mmc, unsigned long bootsize,
404 unsigned long rpmbsize);
Tom Rini792970b2014-02-05 10:24:21 -0500405/* Function to modify the PARTITION_CONFIG field of EXT_CSD */
406int mmc_set_part_conf(struct mmc *mmc, u8 ack, u8 part_num, u8 access);
Tom Rini5a99b9d2014-02-05 10:24:22 -0500407/* Function to modify the BOOT_BUS_WIDTH field of EXT_CSD */
408int mmc_set_boot_bus_width(struct mmc *mmc, u8 width, u8 reset, u8 mode);
Tom Rini33ace362014-02-07 14:15:20 -0500409/* Function to modify the RST_n_FUNCTION field of EXT_CSD */
410int mmc_set_rst_n_function(struct mmc *mmc, u8 enable);
Pierre Aubert91fdabc2014-04-24 10:30:06 +0200411/* Functions to read / write the RPMB partition */
412int mmc_rpmb_set_key(struct mmc *mmc, void *key);
413int mmc_rpmb_get_counter(struct mmc *mmc, unsigned long *counter);
414int mmc_rpmb_read(struct mmc *mmc, void *addr, unsigned short blk,
415 unsigned short cnt, unsigned char *key);
416int mmc_rpmb_write(struct mmc *mmc, void *addr, unsigned short blk,
417 unsigned short cnt, unsigned char *key);
Che-Liang Chioue9550442012-11-28 15:21:13 +0000418/**
419 * Start device initialization and return immediately; it does not block on
420 * polling OCR (operation condition register) status. Then you should call
421 * mmc_init, which would block on polling OCR status and complete the device
422 * initializatin.
423 *
424 * @param mmc Pointer to a MMC device struct
425 * @return 0 on success, IN_PROGRESS on waiting for OCR status, <0 on error.
426 */
427int mmc_start_init(struct mmc *mmc);
428
429/**
430 * Set preinit flag of mmc device.
431 *
432 * This will cause the device to be pre-inited during mmc_initialize(),
433 * which may save boot time if the device is not accessed until later.
434 * Some eMMC devices take 200-300ms to init, but unfortunately they
435 * must be sent a series of commands to even get them to start preparing
436 * for operation.
437 *
438 * @param mmc Pointer to a MMC device struct
439 * @param preinit preinit flag value
440 */
441void mmc_set_preinit(struct mmc *mmc, int preinit);
442
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200443#ifdef CONFIG_GENERIC_MMC
Paul Burton8687d5c2013-09-04 16:12:26 +0100444#ifdef CONFIG_MMC_SPI
Tom Rini0b2da7e2014-03-28 16:55:29 -0400445#define mmc_host_is_spi(mmc) ((mmc)->cfg->host_caps & MMC_MODE_SPI)
Paul Burton8687d5c2013-09-04 16:12:26 +0100446#else
447#define mmc_host_is_spi(mmc) 0
448#endif
Thomas Choud52ebf12010-12-24 13:12:21 +0000449struct mmc *mmc_spi_init(uint bus, uint cs, uint speed, uint mode);
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200450#else
Andy Fleming272cc702008-10-30 16:41:01 -0500451int mmc_legacy_init(int verbose);
452#endif
Reinhard Meyer1592ef82010-08-13 10:31:06 +0200453
Paul Kocialkowski95de9ab2014-11-08 20:55:45 +0100454void board_mmc_power_init(void);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200455int board_mmc_init(bd_t *bis);
Jeroen Hofstee750121c2014-07-12 21:24:08 +0200456int cpu_mmc_init(bd_t *bis);
Jeroen Hofsteeaeb80552014-10-08 22:58:05 +0200457int mmc_get_env_addr(struct mmc *mmc, int copy, u32 *env_addr);
Fabio Estevam3c7ca962014-02-15 14:51:59 -0200458
Simon Glass91785f72015-01-27 22:13:39 -0700459struct pci_device_id;
460
461/**
462 * pci_mmc_init() - set up PCI MMC devices
463 *
464 * This finds all the matching PCI IDs and sets them up as MMC devices.
465 *
466 * @name: Name to use for devices
467 * @mmc_supported: PCI IDs to search for
468 * @num_ids: Number of elements in @mmc_supported
469 */
470int pci_mmc_init(const char *name, struct pci_device_id *mmc_supported,
471 int num_ids);
472
Pantelis Antoniou93bfd612014-03-11 19:34:20 +0200473/* Set block count limit because of 16 bit register limit on some hardware*/
474#ifndef CONFIG_SYS_MMC_MAX_BLK_COUNT
475#define CONFIG_SYS_MMC_MAX_BLK_COUNT 65535
476#endif
477
wdenk71f95112003-06-15 22:40:42 +0000478#endif /* _MMC_H_ */